Claims
- 1. A semiconductor device having a first edge extending in a first direction, a second edge parallel to said first edge, a third edge extending in a second direction perpendicular to said first edge and a fourth edge parallel to said third edge and comprising:
an output circuit; a first memory array disposed between said first edge and a first imaginary line; a second memory array disposed between said second edge and said first imaginary line; and a plurality of pads being disposed on a second imaginary line, wherein said first imaginary line is a central axis extending as a bisector line of said third edge and of said fourth edge, wherein said second imaginary line is an imaginary line which is parallel with said first imaginary line and which is disposed between said first imaginary line and said second edge, wherein said plurality of pads comprises a first pad, wherein said output circuit is connected with said first pad and comprises a first transistor of a first conductivity type and a second transistor of a second conductivity type, different from said second conductivity type, wherein said first transistor is disposed between said second imaginary line and said first memory array, and wherein said second transistor is disposed between said second imaginary line and said second memory array.
- 2. The semiconductor device according to claim 1, wherein said first and second transistors are MOS transistors.
- 3. The semiconductor device according to claim 2, wherein said first conductivity type is a P-type and said second conductivity type is an N-type.
- 4. The semiconductor device according to claim 2, wherein said output circuit comprises an inverter circuit having an output terminal connected to said first pad and said inverter circuit comprises said first and second transistors.
- 5. The semiconductor device according to claim 1, wherein said first pad, said first transistor and said second transistor are disposed on a third imaginary line and said third imaginary line extends in the direction perpendicular to said first imaginary line.
- 6. The semiconductor device according to claim 1, wherein said first memory array and said second memory array contain dynamic type memory cells.
- 7. The semiconductor device according to claim 1, wherein said first edge is longer than said third edge.
- 8. The semiconductor device according to claim 1, wherein the centers of said plurality of pads are disposed on said second imaginary line.
- 9. The semiconductor device according to claim 1, wherein each of said plurality of pads is quadrilateral and a point where two diagonal lines of said quadrilateral intersect is disposed on said second imaginary line.
- 10. The semiconductor device according to claim 1, wherein the centers of balance of said plurality of pads are disposed on said second imaginary line.
- 11. A semiconductor device comprising:
a first end side extending in a first direction; a second end side parallel to said first end side; a third end side extending in a second direction, perpendicular to said first end side; a fourth end side parallel to said third end side; a first circuit disposed between said first end side and a first imaginary line; a second circuit disposed between said second end side and said first imaginary line; a plurality of pads disposed on a second imaginary line; and a plurality of output circuits coupled to said plurality of pads, wherein said first imaginary line is a central axis extending as a bisector line of said third end side and of said fourth end side, wherein said second imaginary line is disposed between said first imaginary line and said second end side, said second imaginary line being parallel with said first imaginary line, wherein each of said plurality of output circuits comprises a first transistor of a first conductivity type and a second transistor of a second conductivity type, different from said first conductivity type, said first and second transistor of each of said output circuits being coupled to a corresponding one of said pads, wherein each of said first transistors is disposed between said second imaginary line and said first side, and wherein each of said second transistors is disposed between said second imaginary line and said second side.
- 12. The semiconductor device according to claim 11,
wherein said first transistor is a P-type MOS transistor and said second transistor is an N-type MOS transistor, and wherein said first circuit is a first memory array and said second circuit is a second memory array.
- 13. A semiconductor device comprising:
a first end side extending in a first direction; a second end side parallel to said first end side; a third end side extending in a second direction, perpendicular to said first end side; a fourth end side parallel to said third end side; a first pad disposed on a first imaginary line; and a first output circuit coupled to said first pad, wherein said first imaginary line is disposed between a second imaginary line and said second end side, said first imaginary line being parallel with said second imaginary line, wherein said second imaginary line is a central axis extending as a bisector line of said third end side and of said fourth end side, wherein said first output circuit comprises a first transistor of a first conductivity type and a second transistor of a second conductivity type, different from said first conductivity type, said first and second transistors being coupled to said first pad, wherein said first transistor is disposed between said first imaginary line and said first end side, and wherein said second transistor is disposed between said first imaginary line and said second end side.
- 14. The semiconductor device according to claim 13,
wherein said first transistor is a P-type MOS transistor and said second transistor is an N-type MOS transistor.
- 15. The semiconductor device according to claim 13, further comprising:
a second pad disposed on said first imaginary line; and a second output circuit coupled to said second pad, wherein said second output circuit comprises a third transistor of said first conductivity type and a fourth transistor of said second conductivity type, said third and fourth transistors being coupled to said second pad, wherein said third transistor is disposed between said first imaginary line and said first end side, and wherein said fourth transistor is disposed between said first imaginary line and said second end side.
- 16. The semiconductor device according to claim 15,
wherein each of said first and third transistors is a P-type MOS transistor and each of said second and fourth transistors is an N-type MOS transistor.
- 17. A semiconductor device comprising:
a first end side extending in a first direction; a second end side parallel to said first end side; a third end side extending in a second direction, perpendicular to said first end side; a fourth end side parallel to said third end side; a first pad; and a first output circuit coupled to said first pad, wherein said first pad is formed on a first imaginary line, wherein said first imaginary line is disposed between a second imaginary line and a third imaginary line, wherein said second imaginary line is a central axis connecting a first point and a second point, said first point being a middle point of said third end side, and said second point being a middle point of said fourth end side, wherein said third imaginary line is an imaginary line connecting a third point and a fourth point, said third point being a middle point of said first point and a point of contact of said second end side and said third end side, said fourth point being a middle point of said second point and a point of contact of said second end side and said fourth end side, wherein said first output circuit comprises a first transistor of a first conductivity type and a second transistor of a second conductivity type, different from said first conductivity type, said first and second transistors being coupled to said first pad, wherein said first transistor is disposed between said first imaginary line and said first end side, and wherein said second transistor is disposed between said first imaginary line and said second end side.
- 18. The semiconductor device according to claim 17, wherein said first transistor is a P-type MOS transistor and said second transistor is an N-type MOS transistor.
- 19. The semiconductor device according to claim 17, further comprising:
a second pad disposed on said first imaginary line; and a second output circuit coupled to said second pad, wherein said second output circuit comprises a third transistor of said first conductivity type and a fourth transistor of said second conductivity type, said third and fourth transistors being coupled to said second pad, said third transistor being disposed between said first imaginary line and said first end line, and said fourth transistor being disposed between said first imaginary line and said second end side.
- 20. The semiconductor device according to claim 19,
wherein each of said first and third transistors is a P-type MOS transistor and each of said second and fourth transistors is an N-type MOS transistor.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-128797 |
May 1998 |
JP |
|
Parent Case Info
[0001] This is a Divisional of U.S. application Ser. No. 09/310,580, filed May 12, 1999, the entire disclosure of which is incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09310580 |
May 1999 |
US |
Child |
09966085 |
Oct 2001 |
US |