Claims
- 1. A semiconductor memory device comprising:
- a rectangular-shaped semiconductor chip, having a main surface, including a first pair of opposing edges and a second pair of opposing edges;
- first and second rectangular shaped memory cell array regions formed apart from each other at said main surface of said semiconductor chip, wherein each memory cell array region has a first pair of opposing end sides and a second pair of opposing end sides, the first and second pairs of end sides thereof are substantially in parallel to the first and second pairs of opposing edges of said semiconductor chip, respectively, and said first and second memory cell array regions are arranged at said main surface so that one of said first pair of end sides of said first memory cell array region faces one of said first pair of end sides of said second memory cell array region;
- first and second peripheral circuit regions formed between said first and second memory cell array regions, said first and second peripheral circuit regions extending along said one of said first pair of end sides of said first memory cell array region and said one of said first pair of end sides of said second memory cell array regions, respectively;
- a plurality of bonding pads formed at said main surface between said first and second peripheral circuit regions and being arrayed in a direction of said one of said first pair of end sides of said first memory cell array region and said one of said first pair of end sides of said second memory cell array region;
- a plurality of leads, wherein each lead has an inner lead portion and an outer lead portion extending outwardly from said inner lead portion, said inner lead portion having a front end of said lead which overlies said main surface and which is fixedly disposed on said main surface through an insulating film;
- means for electrically connecting the front ends of said leads to associated ones of said bonding pads, respectively; and
- a resin for molding said semiconductor chip, the inner lead portions of said plurality of leads, said insulating film and the electrically connecting means.
- 2. A semiconductor memory device according to claim 1, wherein said insulating film is an organic insulating film fixedly disposed on a passivation film which is formed over said main surface of said semiconductor chip.
- 3. A semiconductor memory device according to claim 1, wherein said plurality of bonding pads are arrayed along said peripheral circuits in two rows.
- 4. A semiconductor memory device according to claim 1, wherein said semiconductor chip has an elongated rectangular shape and wherein said plurality of leads extend outwardly via the pair of longer peripheral edges of said semiconductor chip.
- 5. A semiconductor memory device comprising:
- a rectangular-shaped semiconductor chip having a main surface;
- a plurality of bonding pads arranged at a central area of said main surface of said semiconductor chip and arrayed substantially in at least one row;
- first and second peripheral circuit regions arranged apart from each other at said main surface of said semiconductor chip, each of said first and second peripheral circuit regions extending along said arrayed bonding pads so that said arrayed bonding pads are interposed between said first and second peripheral circuit regions;
- first and second memory cell array regions arranged apart from each other at said main surface of said semiconductor chip and extending along said peripheral circuit regions, respectively, wherein said first peripheral circuit region is arranged between said first memory cell array region and said arrayed bonding pads, and wherein said second peripheral circuit region is arranged between said second memory cell array region and said arrayed bonding pads;
- a plurality of leads, wherein each lead has an inner lead portion and an outer lead portion extending outwardly from said inner lead portion, said inner lead portion having an end portion of said lead which overlies said main surface and which is fixedly disposed on said main surface through an insulating film;
- means for electrically connecting said end portions of said leads to associated ones of said bonding pads, respectively; and
- a resin for molding said semiconductor chip, said inner lead portions of said plurality of leads, said insulating film and said electrically connecting means.
- 6. A semiconductor memory device according to claim 5, wherein said insulating film is an organic insulating film fixedly disposed on a passivation film which is formed over said main surface of said semiconductor chip.
- 7. A semiconductor memory device according to claim 5, wherein said plurality of bonding pads are arranged in two rows.
- 8. A semiconductor memory device according to claim 5, wherein said semiconductor chip has an elongated rectangular shape which is comprised of a pair of longer edges and a pair of shorter edges, and wherein said plurality of leads extend outwardly via said pair of longer edges of said semiconductor chip.
- 9. A semiconductor memory device according to claim 8, wherein said insulating film is an organic insulating film fixedly disposed on a passivation film which is formed over said main surface of said semiconductor chip.
- 10. A semiconductor memory device according to claim 9, wherein said plurality of bonding pads are arranged in two rows.
- 11. A semiconductor memory device according to claim 8, wherein said plurality of bonding pads are arranged in two rows.
Priority Claims (2)
Number |
Date |
Country |
Kind |
62-161333 |
Jun 1987 |
JPX |
|
62-234654 |
Sep 1987 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/640,584, filed Jan. 14, 1991, now U.S. Pat. No. 5,189,208, which is a continuation of application Ser. No. 07/212,485, filed Jun. 28, 1988, now abandoned.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
4575748 |
Terai et al. |
Mar 1986 |
|
4630095 |
Otsuka et al. |
Dec 1986 |
|
4796078 |
Phelps, Jr. et al. |
Jan 1989 |
|
4862245 |
Pashby et al. |
Aug 1989 |
|
4934820 |
Takahashi et al. |
Jun 1990 |
|
Foreign Referenced Citations (9)
Number |
Date |
Country |
54-2683 |
Jan 1979 |
JPX |
59-92556 |
Jan 1984 |
JPX |
60-899955 |
May 1985 |
JPX |
60-167454 |
Nov 1985 |
JPX |
61-97854 |
May 1986 |
JPX |
61-218139 |
Sep 1986 |
JPX |
61-241949 |
Oct 1986 |
JPX |
236130 |
Nov 1986 |
JPX |
62-147763 |
Jul 1987 |
JPX |
Non-Patent Literature Citations (1)
Entry |
ISSCC '86, pp. 260-261 and 365; pp. 274-275 and 371 (Digest of Technical Papers). |
Continuations (2)
|
Number |
Date |
Country |
Parent |
640584 |
Jan 1991 |
|
Parent |
212485 |
Jun 1988 |
|