This application claims priority under 35 U.S.C. § 119 to Korean Patent Application No. 10-2022-0025188, filed on Feb. 25, 2022 in the Korean Intellectual Property Office, the disclosure of which is incorporated by reference in its entirety herein.
Embodiments of the present inventive concept relate to a semiconductor device and a data storage system including the same.
There is an increased demand for semiconductor devices capable of storing high-capacity data for data storage systems. Accordingly, methods for increasing the data storage capacity of a semiconductor device are being researched. For example, a semiconductor device including memory cells arranged three-dimensionally instead of two-dimensionally arranged memory cells is being developed to increase the data storage capacity of a semiconductor device.
Embodiments of the present inventive concept provide a semiconductor device having increased electrical characteristics and reliability.
Embodiments of the present inventive concept provide a data storage system including a semiconductor device having increased electrical characteristics and reliability.
According to an embodiment of the present inventive concept, a semiconductor device includes a first substrate structure including a substrate, circuit elements on the substrate, and first bonding metal layers on the circuit elements. A second substrate structure is disposed directly on the first substrate structure. The second substrate structure is electrically connected to the first substrate structure. The second substrate structure includes a plate layer comprising a conductive material. Gate electrodes are stacked below the plate layer and are spaced apart from each other in a first direction that is perpendicular to a lower surface of the plate layer. Channel structures pass through the gate electrodes and extend in the first direction. Each of the channel structures includes a channel layer. Separation regions extend in the first direction and a second direction that is perpendicular to the first direction. The separation regions penetrate through the gate electrodes and are spaced apart from each other in a third direction that is perpendicular to the first and second directions. Source contacts are in the plate layer and are disposed on the separation regions. The source contacts extend in the second direction. Second bonding metal layers are below the channel structures and the gate electrodes and are directly connected to the first bonding metal layers. The plate layer is in direct contact with lateral side surfaces of the source contacts and an upper end of the channel layer of each of the channel structures, and is electrically connected to the source contacts and the channel layer.
According to an embodiment of the present inventive concept, a semiconductor device includes a first substrate structure including a substrate and circuit elements on the substrate. A second substrate structure is disposed directly on the first substrate structure. The second substrate structure is electrically connected to the first substrate structure. The second substrate structure includes a plate layer. Gate electrodes are stacked below the plate layer and are spaced apart from each other in a first direction that is perpendicular to a lower surface of the plate layer. Channel structures pass through the gate electrodes and extend in the first direction. Each of the channel structures includes a channel layer. Separation regions extend in the first direction and a second direction that is perpendicular to the first direction. The separation regions penetrate through the gate electrodes and are spaced apart from each other in a third direction that is perpendicular to the first and second directions. Source contacts are in the plate layer and are disposed on the separation regions. The source contacts extend in the second direction. At least one source interconnection layer is on upper surfaces or first side surfaces of the source contacts. The at least one source interconnection layer is electrically connected to the source contacts. The source contacts have second side surfaces in direct contact with the plate layer, and lower surfaces of the source contacts are in direct contact with the separation regions.
According to an embodiment of the present inventive concept, a data storage system includes a semiconductor storage device including a first substrate structure having circuit elements and first bonding metal layers, a second substrate structure including channel structures and second bonding metal layers connected to the first bonding metal layers, and an input/output pad electrically connected to the circuit elements. A controller is electrically connected to the semiconductor storage device through the input/output pad and controls the semiconductor storage device. The second substrate structure further includes a plate layer. Gate electrodes are stacked below the plate layer and are spaced apart from each other in a first direction that is perpendicular to a lower surface of the plate layer. Separation regions extend in the first direction and a second direction that is perpendicular to the first direction. The separation regions penetrate through the gate electrodes and are spaced apart from each other in a third direction that is perpendicular to the first and second directions. Source contacts are in the plate layer and are disposed on the separation regions. The source contacts extend in the second direction. At least one source interconnection layer is on upper surfaces or first side surfaces of the source contacts. The at least one source interconnection layer is electrically connected to the source contacts. The source contacts have second side surfaces in direct contact with the plate layer.
The above and other aspects, features, and advantages of the present inventive concept will be more clearly understood from the following detailed description, taken in conjunction with the accompanying drawings, in which:
Hereinafter, embodiments of the present inventive concept will be described with reference to the accompanying drawings. Hereinafter, with the exception of cases indicated by reference numerals, terms such as ‘on’, ‘upper portion’, ‘upper surface’, ‘below’, ‘lower portion’, ‘lower surface’, ‘side surface’ and the like may be understood as being referred based on the drawings.
Referring to
The first substrate structure S1 may include a substrate 201, source/drain regions 205 and device isolation layers 210 in the substrate 201, and circuit elements 220, circuit contact plugs 270, circuit interconnection lines 280, a peripheral region insulating layer 290, first bonding vias 295, and first bonding metal layers 298 which are disposed on the substrate 201.
In an embodiment, the substrate 201 may have an upper surface extending in the X direction and the Y direction. The device isolation layers 210 may be disposed in the substrate 201 to define an active region. The source/drain regions 205 including impurities may be disposed in a portion of the active region. In an embodiment, the substrate 201 may include a semiconductor material, for example, a group IV semiconductor, a group III-V compound semiconductor, or a group II-VI compound semiconductor. For example, the substrate 201 may be provided as a single crystal bulk wafer.
The circuit elements 220 may include a planar transistor. Each of the circuit elements 220 may include a circuit gate dielectric layer 222, spacer layers 224, and a circuit gate electrode 225. The source/drain regions 205 may be disposed in the substrate 201, on both sides of the circuit gate electrode 225 (e.g., lateral sides in the Y direction).
The peripheral region insulating layer 290 may be disposed on the circuit element 220 and on the substrate 201. The circuit contact plugs 270 and the circuit interconnection lines 280 may constitute a first interconnection structure of the first substrate structure S1. The circuit contact plugs 270 may have a cylindrical shape and may pass through the peripheral region insulating layer 290 to be connected to the source/drain regions 205. An electrical signal may be applied to the circuit element 220 by the circuit contact plugs 270. In an embodiment, the circuit contact plugs 270 may also be connected to the circuit gate electrode 225. The circuit interconnection lines 280 may be connected to the circuit contact plugs 270, have a line shape, and may be disposed in a plurality of layers. While an embodiment of
The first bonding vias 295 and the first bonding metal layers 298 may constitute a first bonding structure and may be disposed on a portion of uppermost circuit interconnection lines 280. In an embodiment, the first bonding vias 295 may have a cylindrical shape, and the first bonding metal layers 298 may have a circular pad shape or a relatively short line shape on a plane. However, embodiments of the present inventive concept are not necessarily limited thereto. Upper surfaces of the first bonding metal layers 298 may be exposed to the upper surface of the first substrate structure S1. The first bonding vias 295 and the first bonding metal layers 298 may function as bonding structures or bonding layers of the first substrate structure S1 and the second substrate structure S2. In addition, the first bonding vias 295 and the first bonding metal layers 298 may provide an electrical connection path with the second substrate structure S2. In an embodiment, a portion of the first bonding metal layers 298 may be disposed only for bonding without being connected to the lower circuit interconnection lines 280 as illustrated in
In an embodiment, the peripheral region insulating layer 290 may include a bonding insulating layer having a predetermined thickness from the upper surface. The bonding insulating layer may be a layer for dielectric-dielectric bonding with the bonding insulating layer of the second substrate structure S2. The bonding insulating layer may also function as a diffusion barrier layer of the first bonding metal layers 298, and may include, for example, at least one compound selected from SiO, SiN, SiCN, SiOC, SiON, and SiOCN.
The second substrate structure S2 may include a plate layer 101, gate electrodes 130 stacked (e.g., in the Z direction) on the lower surface of the plate layer 101, interlayer insulating layers 120 alternately stacked (e.g., in the Z direction) with the gate electrodes 130, channel structures CH disposed to penetrate through the gate electrodes 130, separation regions MS extending in one direction by penetrating through the gate electrodes 130, and source contacts 180 disposed on (e.g., disposed directly on) the separation regions MS. The second substrate structure S2 may further include upper insulating regions SS passing through a portion of the gate electrodes 130, a cell region insulating layer 190 covering the gate electrodes 130, a source interconnection layer 185 disposed on the source contacts 180 (e.g., disposed directly thereon), and an anti-reflection layer 189 on the source interconnection layer 185 (e.g., disposed directly thereon). The second substrate structure S2 may further include, as a second interconnection structure, cell contact plugs 160 and cell interconnection lines 170 disposed below the gate electrodes 130 and the channel structures CH. The second substrate structure S2 may further include second bonding vias 195 and second bonding metal layers 198, as a second bonding structure.
In an embodiment, the plate layer 101 may have an upper surface extending in the X direction and the Y direction. In an embodiment, the plate layer 101 may function as a common source line of the semiconductor device 100. The plate layer 101 may receive an electrical signal transmitted from the source interconnection layer 185, e.g., an erase voltage, through the source contacts 180, and may transmit the electrical signal to the channel layers 140 of the channel structures CH. The plate layer 101 may directly contact the source contacts 180 and the source interconnection layer 185 and may be electrically connected to the source contacts 180 and the source interconnection layer 185. As illustrated in the enlarged view of
The plate layer 101 may include a conductive material. For example, in an embodiment the plate layer 101 may include a semiconductor material, for example, a group IV semiconductor, a group III-V compound semiconductor, or a group II-VI compound semiconductor. For example, the group IV semiconductor may include silicon, germanium, or silicon-germanium. The plate layer 101 may be provided as a polycrystalline semiconductor layer such as a polycrystalline silicon layer or an epitaxial layer. The plate layer 101 may further include impurities. For example, in an embodiment the entire plate layer 101 may be formed of an n+ polycrystalline silicon layer including first conductivity type, for example, N-type impurities. However, in some embodiments, the plate layer 101 may include a plurality of regions having different concentrations of impurities.
The gate electrodes 130 may be vertically spaced apart and stacked on a lower surface of the plate layer 101 to form a stack structure together with the interlayer insulating layers 120. The stack structure may include vertically stacked lower and upper stack structures. However, embodiments of the present inventive concept are not necessarily limited thereto. For example, in some embodiments the stack structure may be formed of a single stack structure.
In an embodiment, the gate electrodes 130 may include erase gate electrodes 130E constituting an erase transistor used in an erase operation, at least one lower gate electrode 130L constituting a gate of the ground select transistor, memory gate electrodes 130M constituting a plurality of memory cells, and upper gate electrodes 130U constituting gates of the string select transistors. In this embodiment, the lower gate electrode 130L and the upper gate electrodes 130U may be referred to as “lower” and “upper” based on the direction during a manufacturing process. The number of memory gate electrodes 130M constituting memory cells may be determined according to the capacity of the semiconductor device 100. According to an embodiment, the numbers of the upper and lower gate electrodes 130U and 130L and the erase gate electrodes 130E may be 1 to 4 or more, respectively, and have the same as or different structure from the memory gate electrodes 130M. The erase gate electrodes 130E may be disposed on the lower gate electrode 130L and may be used for an erase operation using a gate induced drain leakage (GIDL) phenomenon. In an embodiment, the erase gate electrodes 130E may be further disposed below the upper gate electrodes 130U. In an embodiment, some of the gate electrodes 130, for example, the memory gate electrodes 130M adjacent to the upper or lower gate electrodes 130U and 130L may be dummy gate electrodes.
In an embodiment, the gate electrodes 130 may be disposed to be at least partially separated in a predetermined unit by the separation regions MS in the Y direction. The gate electrodes 130 may form one memory block, between the pair of adjacent separation regions MS. However, embodiments of present inventive concept are not necessarily limited thereto and the configurations of the memory block may vary.
The interlayer insulating layers 120 may be disposed between the gate electrodes 130 (e.g., in the Z direction). Similar to the gate electrodes 130, the interlayer insulating layers 120 may be spaced apart from each other in a direction perpendicular to the lower surface of the plate layer 101 and may be disposed to extend in the X and Y directions. In an embodiment, the interlayer insulating layers 120 may include an insulating material such as silicon oxide or silicon nitride. However, embodiments of the present inventive concept are not necessarily limited thereto and the composition of the insulating material of the interlayer insulating layers 120 may vary.
The channel structures CH may be disposed to be spaced apart from each other while forming rows and columns on the lower surface of the plate layer 101. In an embodiment, the channel structures CH may be disposed to form a grid pattern or may be disposed in a zigzag shape in one direction. The channel structures CH may have a columnar shape, and may have inclined side surfaces such that a width of the channel structures CH decreases as they approach the plate layer 101 according to an aspect ratio. Each of the channel structures CH may have a connection form in which first and second channel structures CH1 and CH2 penetrating through the upper and lower stack structures of the gate electrodes 130 are connected, respectively, and may have a bent portion due to the difference or change of a width in the connection region.
The channel layer 140 may be disposed in the channel structure CH. In an embodiment, the channel layer 140 may be formed in an annular shape surrounding a channel filling insulating layer 150 therein. However, embodiments of the present inventive concept are not necessarily limited thereto. For example, in an embodiment the channel layer 140 may have a pillar shape such as a cylinder or a prism, without the channel filling insulating layer 150. The channel layer 140 may include a semiconductor material such as polycrystalline silicon or single crystal silicon. The channel layer 140 may further include impurities by doping, for example, N-type impurities in a region parallel to the erase gate electrodes 130E.
As illustrated in
The channel dielectric layer 145 may be disposed between the gate electrodes 130 and the channel layer 140. The channel dielectric layer 145 may extend vertically along the channel layer 140. In some embodiments, the channel dielectric layer 145 may further include a layer extending horizontally along upper and lower surfaces of the gate electrodes 130 and covering side surfaces of the gate electrodes 130 facing the channel structure CH. In an embodiment, the channel dielectric layer 145 may include a tunneling layer, a charge storage layer, and a blocking layer sequentially stacked from the channel layer 140. The tunneling layer may tunnel charges into the charge storage layer, and may include, for example, silicon oxide (SiO2), silicon nitride (S13N4), silicon oxynitride (SiON), or combinations thereof. The charge storage layer may be a charge trap layer or a floating gate conductive layer. The blocking layer may include silicon oxide (SiO2), silicon nitride (Si3N4), silicon oxynitride (SiON), a high-k dielectric material, or combinations thereof.
The channel pad 155 may be disposed only on the lower end of the lower second channel structure CH2. The channel pads 155 may include, for example, a doped semiconductor layer. For example, in an embodiment the channel pads 155 may be formed of polycrystalline silicon containing the same first conductivity type as the plate layer 101, for example, N-type impurities.
The channel layer 140, the channel dielectric layer 145, and the channel filling insulating layer 150 may be connected to each other between the first channel structure CH1 and the second channel structure CH2. A relatively thick interlayer insulating layer 120 may be further disposed between the first channel structure CH1 and the second channel structure CH2. However, the shape of the interlayer insulating layers 120 may be variously changed in embodiments of the present inventive concept.
The separation regions MS may be disposed to extend in the X direction by penetrating through the gate electrodes 130. The separation regions MS may be disposed parallel to each other. The separation regions MS may penetrate through all of the gate electrodes 130 stacked on the plate layer 101 to be connected to the lower surface of the plate layer 101.
As illustrated in
The source contacts 180 are disposed in the plate layer 101 and on (e.g., directly on) the separation regions MS and may extend in one direction, such as the X direction. In an embodiment, the source contacts 180 may have a line shape, and may be disposed in a region from which the plate layer 101 has been partially removed. The source contacts 180 together with the source interconnection layer 185 may form a source interconnection structure for applying an electrical signal to the plate layer 101. The source contacts 180 may be in direct contact with the plate layer 101 through lateral side surfaces 180LS to be electrically connected to the plate layer 101. Accordingly, the source contacts 180 may transmit an electrical signal from the source interconnection layer 185 to the plate layer 101.
The source contacts 180 may pass through the plate layer 101 (e.g., pass completely therethrough) and lower surfaces of the source contacts 180 may directly contact the isolation insulating layers 105. In some embodiments, the lower surfaces of the source contacts 180 may directly contact the isolation insulating layer 105 and the interlayer insulating layer 120. The lower surfaces of the source contacts 180 may be coplanar with the lower surface of the plate layer 101 (e.g., in the Z direction). Upper surfaces of the source contacts 180 may be coplanar with the upper surface of the plate layer 101 (e.g., in the Z direction). The lateral side surfaces 180LS of the source contacts 180 may have inclined side surfaces such that a width becomes narrower as they get closer to the separation regions MS and the width increases as they get closer to the source interconnection layer 185. However, embodiments of the present inventive concept are not necessarily limited thereto and the shape of the lateral side surfaces 180LS may vary.
As illustrated in an embodiment shown in
As illustrated in an embodiment of
The source interconnection layer 185 may be disposed on (e.g., disposed directly thereon) the source contacts 180 to be connected to the source contacts 180. As illustrated in
In an embodiment, the source interconnection layer 185 may be connected to, for example, an input/output pad of the semiconductor device 100 to receive an electrical signal directly from the outside (e.g., an external source). The source interconnection layer 185 may also receive an electrical signal from the circuit elements 220 of the first substrate structure S1 through contact plugs disposed on outer regions of the gate electrodes 130. Accordingly, in contrast to a comparative embodiment in which an electrical signal is applied through the plate layer 101 without the source contacts 180 and the source interconnection layer 185, resistance may be reduced and noise may be reduced in embodiments of the present inventive concept. Since the electrical signal is applied through the source contacts 180 disposed on the separation regions MS, the signal may be uniformly applied regardless of positions of the channel structures CH.
The anti-reflection layer 189 may be disposed on (e.g., disposed directly on) the upper surface of the source interconnection layer 185, and may function to prevent light reflection by the source interconnection layer 185. However, embodiments of the present inventive concept are not necessarily limited thereto. For example, in some embodiments, the anti-reflection layer 189 may be omitted, such as depending on the material of the source interconnection layer 185.
The source contacts 180, the source interconnection layer 185, and the anti-reflection layer 189 may include a metal material, for example, aluminum (Al), copper (Cu), tungsten (W), titanium (Ti), tungsten nitride (WN), tantalum nitride (TaN), titanium nitride (TiN), or combinations thereof. However, embodiments of the present inventive concept are not necessarily limited thereto. In an embodiment, the source contacts 180 and the source interconnection layer 185 may be formed together in the same deposition process and may be formed of the same material. Accordingly, in the drawings, the interface between the source interconnection layer 185 and the source contacts 180 is illustrated with a dotted line as the source interconnection layer 185 and the source contacts 180 may be integral with each other in some embodiments. For example, the source contacts 180 and the source interconnection layer 185 may include aluminum (Al), and the anti-reflection layer 189 may include titanium (Ti). In some embodiments, the source contacts 180 and the source interconnection layer 185 may be formed by different deposition processes and may include different materials.
Since the source contacts 180 include a metal material while the separation regions MS include an insulating material, the directions of stress are different from each other. Therefore, the total stress in the semiconductor device 100 may be reduced and reliability may be increased.
As illustrated in
The cell region insulating layer 190 may be disposed to cover the plate layer 101 and the gate electrodes 130 on the lower surface of the plate layer 101. The cell region insulating layer 190 may be formed of an insulating material, and may be formed of a plurality of insulating layers.
The second interconnection structure may include cell contact plugs 160 and cell interconnection lines 170, and may be configured such that the second substrate structure S2 is electrically connected to the first substrate structure S1.
In an embodiment, the cell contact plugs 160 may include first and second cell contact plugs 162 and 164, and the cell interconnection lines 170 may include first and second cell interconnection lines 172 and 174. Lower ends of the channel pads 155 may be directly connected to the first cell contact plugs 162. Lower ends of the first cell contact plugs 162 may be directly connected to the first cell interconnection lines 172. The second cell contact plugs 164 may vertically connect the first and second cell interconnection lines 172 and 174 to each other.
In an embodiment, the cell contact plugs 160 may have a cylindrical shape. The cell contact plugs 160 may have different lengths. For example, the first cell contact plugs 162 may have a relatively large length. In an embodiment, the cell contact plugs 160 may have inclined side surfaces that have a width that decreases as they get closer to the plate layer 101 and increases as they get closer to the first substrate structure S1 depending on the aspect ratio.
The cell interconnection lines 170 may have a line shape extending in at least one direction. The first cell interconnection lines 172 may include bit lines connected to the channel structures CH. The second cell interconnection lines 174 may be interconnection lines disposed below the first cell interconnection lines 172. The cell interconnection lines 170 may have side surfaces that are inclined so that the width decreases as they get closer to the plate layer 101.
In an embodiment, the cell contact plugs 160 and the cell interconnection lines 170 may include, for example, tungsten (W), aluminum (Al), copper (Cu), tungsten nitride (WN), tantalum nitride (TaN), titanium nitride (TiN), or combinations thereof.
The second bonding vias 195 of the second bonding structure may be disposed below the second cell interconnection lines 174 to be connected to (e.g., directly connected to) the second cell interconnection lines 174, and the second bonding metal layers 198 of the second bonding structure may be connected to (e.g., directly connected to) the second bonding vias 195. Lower surfaces of the second bonding metal layers 198 may be exposed to a lower surface of the second substrate structure S2. The second bonding metal layers 198 may be bonded to and connected to the first bonding metal layers 298 of the first substrate structure S1. The second bonding vias 195 and the second bonding metal layers 198 may include a conductive material, for example, copper (Cu).
In an embodiment, the cell region insulating layer 190 may include a bonding insulating layer having a predetermined thickness from the lower surface. In this embodiment, the bonding insulating layer may form a dielectric-dielectric bonding with the bonding insulating layer of the first substrate structure S1. In an embodiment, the bonding insulating layer may include at least one compound selected from SiO, SiN, SiCN, SiOC, SiON, and SiOCN.
In an embodiment, the first and second substrate structures S1 and S2 may be bonded by bonding the first bonding metal layers 298 and the second bonding metal layers 198 to each other and by bonding the bonding insulating layers to each other. In an embodiment, the bonding of the first bonding metal layers 298 and the second bonding metal layers 198 may be, for example, a copper (Cu)-to-copper (Cu) bonding, and the bonding of the bonding insulating layers may be, for example, a dielectric-to-dielectric bonding such as SiCN-to-SiCN bonding. The first and second substrate structures S1 and S2 may be bonded by hybrid bonding including copper (Cu)-to-copper (Cu) bonding and dielectric-to-dielectric bonding.
Referring to
As illustrated in
In an embodiment, each of the vias 187 may have a cylindrical shape. A diameter or width of each of the vias 187 in the X direction may be less than a width of each of the source contacts 180 in the X direction. The semiconductor device 100a may further include an upper cell region insulating layer 192 on the source contacts 180, and the vias 187 may pass through the upper cell region insulating layer 192 to be connected to (e.g., directly connected to) the source contacts 180. In an embodiment, the vias 187 may include a metal material, for example, tungsten (W), aluminum (Al), copper (Cu), tungsten nitride (WN), tantalum nitride (TaN), titanium nitride (TiN), or combinations thereof.
Referring to
In the semiconductor device 100b, the first region R1 may correspond to the region illustrated in embodiments of
The first and second separation regions MS1, MS2a, and MS2b may correspond to the separation regions MS of embodiments of
The gate electrodes 130 may be disposed to form a step difference in the X direction as illustrated in
The gate contacts 165 may be disposed in the second region R2 and may pass through the cell region insulating layer 190 and upper ends of the gate contacts 165 may be connected to (e.g., directly connected to) the gate electrodes 130. Lower ends of the gate contacts 165 may be connected to (e.g., directly connected to) the first cell interconnection lines 172. The gate contacts 165 may include a conductive material.
The dummy channel structures DCH may be disposed around the gate contacts 165 in the second region R2. In an embodiment, the dummy channel structures DCH may have the same internal structure as the channel structures CH or may have a structure filled with only an insulating material.
The source interconnection layer 185b may be disposed on at least one end of the source contacts 180 in the X direction. As illustrated in
The source interconnection layer 185b may be disposed to be connected to side surfaces (e.g., end portions) of the source contacts 180. In an embodiment, the source interconnection layer 185b may be disposed on substantially the same level as the source contacts 180 and may be disposed at substantially the same thickness. For example, upper and lower surfaces of the source interconnection layer 185b may be coplanar with upper and lower surfaces of the source contacts 180. The source interconnection layer 185b may be disposed in the plate layer 101, and may be disposed in a region from which the plate layer 101 has been partially removed. The upper and lower surfaces of the source interconnection layer 185b may be coplanar with the upper and lower surfaces of the plate layer 101, respectively. In an embodiment, the source interconnection layer 185b may be formed together in the same process step as the source contacts 180.
The source contact plugs 175 may be disposed below the source interconnection layer 185b and may be connected to (e.g., directly connected to) the source interconnection layer 185b. The source interconnection layer 185b may be electrically connected to the circuit elements 220 of the first substrate structure S1 through the source contact plugs 175. As shown in an embodiment of
Referring to
The lower surface of the source contact 180c may be positioned on a level lower than the lower surface of the plate layer 101, and may be positioned on a higher level than the upper surface of an uppermost erase gate electrode 130E. The lower surface of the source contact 180c may be positioned on a level co-planar with the interlayer insulating layer 120 on the lower surface of the plate layer 101. A lower surface of the source contact 180c may directly contact the isolation insulating layer 105. In some embodiments, the lower surface of the source contact 180c may be in direct contact with the isolation insulating layer 105 and the interlayer insulating layer 120 depending on the width of the source contact 180c. For example, in an embodiment in which the width of the lower surface of the source contact 180c is greater than the width of the isolation insulating layer 105, the lower surface of the source contact 180c may directly contact both the isolation insulating layer 105 and the interlayer insulating layer 120.
In an embodiment, a third thickness T3 (e.g., length in the Z direction) of the source contact 180c may be greater than a first thickness T1 of the plate layer 101. In this embodiment, the source contact 180c may also be electrically connected to the plate layer 101 through a portion of the lateral side surface 180LS in direct contact with the plate layer 101.
Referring to
The lower surface of the source contact 180d may be positioned on a higher level than the lower surface of the plate layer 101. The lower surface of the source contact 180d may be disposed within the plate layer 101 and may be in direct contact with the plate layer 101. In an embodiment, a fourth thickness T4 (e.g., length in the Z direction) of the source contact 180d may be less than the first thickness T1 of the plate layer 101. In an embodiment shown in
The embodiments of
Referring to
In an embodiment, the epitaxial layer 107 is disposed on the lower surface of the plate layer 101, on the upper end of the channel structure CHe, and may extend below at least one gate electrode 130. The epitaxial layer 107 may be disposed in a recessed region of the plate layer 101. The lower surface of the epitaxial layer 107 may be positioned between the vertically adjacent gate electrodes 130 (e.g., in the Z direction). For example, the lower surface of the epitaxial layer 107 may be positioned between the adjacent erase gate electrodes 130E. However, embodiments of the present inventive concept are not necessarily limited thereto. The epitaxial layer 107 may be connected to (e.g., directly connected to) the channel layer 140 through the lower surface. A gate insulating layer 141 may be further disposed between the epitaxial layer 107 and the erase gate electrode 130E facing the epitaxial layer 107.
In an embodiment, an electrical signal applied from the source interconnection layer 185 may be transmitted to the channel layer 140 through the source contacts 180, the plate layer 101, and the epitaxial layer 107.
The embodiments of
Referring to
Referring to
Device isolation layers 210 may be formed in the substrate 201, and a circuit gate dielectric layer 222 and a circuit gate electrode 225 may be sequentially formed on the substrate 201. In an embodiment, the device isolation layers 210 may be formed by, for example, a shallow trench isolation (STI) process. In an embodiment, the circuit gate dielectric layer 222 and the circuit gate electrode 225 may be formed using atomic layer deposition (ALD) or chemical vapor deposition (CVD). The circuit gate dielectric layer 222 may be formed of silicon oxide, and the circuit gate electrode 225 may be formed of at least one of polycrystalline silicon or a metal silicide layer. However, embodiments of the present inventive concept are not necessarily limited thereto. A spacer layer 224 and source/drain regions 205 may then be formed on both sidewalls of the circuit gate dielectric layer 222 and the circuit gate electrode 225. In some embodiments, the spacer layer 224 may be formed of a plurality of layers. In an embodiment, the source/drain regions 205 may be formed by performing an ion implantation process.
In an embodiment, the circuit contact plugs 270 of the first interconnection structure and the first bonding vias 295 of the first bonding structure may be formed by partially forming and then partially removing the peripheral region insulating layer 290 by etching, and by filling a portion in which the peripheral region insulating layer 290 was removed with a conductive material. The circuit interconnection lines 280 of the first interconnection structure and the first bonding metal layers 298 of the first bonding structure may be formed, for example, by depositing a conductive material and then patterning the same. The first bonding metal layers 298 may be formed such that upper surfaces thereof are exposed through the peripheral region insulating layer 290. Upper surfaces of the first bonding metal layers 298 may form a portion of the upper surface of the first substrate structure S1.
In an embodiment, the peripheral region insulating layer 290 may be formed of a plurality of insulating layers. A portion of the peripheral region insulating layer 290 may be formed in respective operations of forming the first interconnection structure and the first bonding structure. By this operation, the first substrate structure S1 may be prepared.
Referring to
The base substrate SUB may be removed through a subsequent process. In an embodiment, the base substrate SUB may be a semiconductor substrate such as a silicon (S1) wafer.
The sacrificial insulating layers 118 may be alternately formed with the interlayer insulating layers 120 to form a lower stack structure and an upper stack structure. After the lower stack structure is formed, the channel sacrificial layers 129 may be formed, and the upper stack structure may be formed.
The sacrificial insulating layers 118 may be replaced by the gate electrodes 130 (refer to
In an embodiment, the channel sacrificial layers 129 may be formed by forming lower channel holes penetrating through the lower stack structure in a region corresponding to the first channel structures CH1 (refer to
Referring to
In the upper stack structure, the upper insulating regions SS may be formed by removing portions of the sacrificial insulating layers 118 and the interlayer insulating layers 120. In an embodiment, to form the upper insulating regions SS, a separate mask layer may be used to expose the region in which the upper insulating regions SS are to be formed, and a predetermined number of sacrificial insulating layers 118 and interlayer insulating layers 120 may be removed from the top. Then, an insulating material may be deposited, thereby forming the upper insulating layer 103.
The upper stack structure on the channel sacrificial layers 129 may anisotropically etched to form upper channel holes, and the channel sacrificial layers 129 exposed through the upper channel holes may be removed to form the channel structures CH. Accordingly, channel holes in which the lower channel holes and the upper channel holes are connected (e.g., directly connected) may be formed.
A channel dielectric layer 145, a channel layer 140, a channel filling insulating layer 150, and a channel pad 155 are then sequentially formed in each of the channel holes to form the channel structures CH including the first and second channel structures CH1 and CH2. The channel layer 140 may be formed on (e.g., formed directly thereon) the channel dielectric layer 145 in the channel structures CH. The channel filling insulating layer 150 may be formed to fill the channel structures CH, and may be an insulating material. However, embodiments of the present inventive concept are not necessarily limited thereto. For example, in some embodiments, the space between the channel layers 140 may be filled with a conductive material instead of the channel filling insulating layer 150. The channel pads 155 may be formed of a conductive material, for example, doped polycrystalline silicon.
Referring to
The openings OP may be formed in a region corresponding to the separation regions MS (refer to
In an embodiment, the sacrificial insulating layers 118 may be selectively removed with respect to the interlayer insulating layers 120 using, for example, wet etching. Accordingly, tunnel portions TL may be formed between the interlayer insulating layers 120 (e.g., in the Z direction).
Referring to
The gate electrodes 130 may be formed by filling the tunnel portions TL with a conductive material. In an embodiment, the gate electrodes 130 may include a metal, polycrystalline silicon, or a metal silicide material.
In some embodiments, a dielectric layer may be formed prior to forming the gate electrodes 130. In this embodiment, it may be understood that the dielectric layer forms a blocking structure together with the blocking layer of the channel dielectric layer 145 extending vertically along the channel structure CH. The dielectric layer may be formed to extend horizontally along the tunnel portions TL, and may be formed to cover sidewalls of the channel structures CH exposed through the tunnel portions TL.
The separation regions MS may be formed by depositing the isolation insulating layer 105 by filling the openings OP with an insulating material.
In the second interconnection structure, the cell contact plugs 160 may be formed on the channel pads 155 by etching the cell region insulating layer 190 and depositing a conductive material. In an embodiment, the cell interconnection lines 170 may be formed through a process of depositing and patterning a conductive material, or may be formed by partially forming an insulating layer constituting the cell region insulating layer 190 and patterning the same and depositing a conductive material.
The second bonding vias 195 and the second bonding metal layers 198 constituting the second bonding structure may be formed by further forming the cell region insulating layer 190 on the cell interconnection lines 170 and then partially removing the same and depositing a conductive material on portions of the cell region insulating layer 190 that have been removed. Upper surfaces of the second bonding metal layers 198 may be exposed from the cell region insulating layer 190. The upper surfaces of the second bonding metal layers 198 may form a portion of the upper surface of the second substrate structure S2.
Referring to
The first substrate structure S1 and the second substrate structure S2 may be connected by bonding the first bonding metal layers 298 and the second bonding metal layers 198 by pressing them towards each other. Simultaneously, the bonding insulating layers that are portions of the peripheral region insulating layer 290 and the cell region insulating layer 190 may also be bonded by pressing them towards each other. After the second substrate structure S2 is turned over on the first substrate structure S1 such that the second bonding metal layers 198 face downward, bonding may be performed.
The first substrate structure S1 and the second substrate structure S2 may be directly bonded to each other without the intervening of an adhesive such as a separate adhesive layer. According to an embodiment, before bonding the first substrate structure S1 and the second substrate structure S2 to each other, a surface treatment process such as hydrogen plasma treatment may be further performed on the upper surface of the first substrate structure S1 and the lower surface of the second substrate structure S2 to provide an increased bonding strength.
Referring to
In an embodiment, a portion of the base substrate SUB may be removed from the upper surface by a polishing process such as a grinding process, and the remaining part may be removed by an etching process such as wet etching and/or dry etching. Alternatively, the entire base substrate SUB may be removed by an etching process. For example, when the channel dielectric layer 145 and the isolation insulating layer 105 include an oxide, the etching process may be performed by setting conditions such that the etching is stopped in the oxide. Accordingly, only the base substrate SUB is selectively removed, and therefore, in the region in which the base substrate SUB has been removed, the isolation insulating layers 105 and the channel structures CH may protrude on an uppermost interlayer insulating layer 120.
Referring to
As the upper ends of the channel structures CH protrude upwardly of the uppermost interlayer insulating layer 120, upper regions of the channel dielectric layers 145, which are the outermost layers of the channel structures CH may be exposed upwards. By removing the portions of the channel dielectric layers 145 that are exposed upwards as described above, the upper ends 140E of the channel layers 140 may be exposed. In an embodiment, the channel dielectric layers 145 may be selectively removed by a wet etching and/or a dry etching process. In some embodiments, the channel dielectric layers 145 may be further removed by recessing downwards. In this embodiment, the upper ends of the channel dielectric layers 145 may be positioned on a level lower than the upper surface of the uppermost interlayer insulating layer 120.
In this operation, protruding upper regions of the isolation insulating layers 105 may also be removed. Accordingly, upper surfaces of the isolation insulating layers 105 may form a flat surface with the upper surface of the uppermost interlayer insulating layer 120. In some embodiments, the isolation insulating layers 105 may be further removed to be recessed downwards than illustrated in
Referring to
In an embodiment, the plate layer 101 may be formed by, for example, depositing a semiconductor material such as silicon, and annealing and crystallizing the same. The plate layer 101 may include, for example, impurities such as N-type impurities doped in-situ, or impurities implanted through a separate process.
In an embodiment, the deposition process is performed at a relatively low temperature in terms of crystallization, such that the semiconductor material may be deposited in a state that is not completely crystallized. By additionally performing a heat treatment process such as laser annealing for crystallization of the semiconductor material, the semiconductor material may be crystallized or crystallinity thereof may be increased, thereby reducing the resistance of the plate layer 101.
Referring to
In an embodiment, the contact openings CP may be formed by removing the plate layer 101 disposed on the separation regions MS. The isolation insulating layers 105 may be exposed through the bottom surfaces of the contact openings CP.
The embodiments of
The embodiment of
Referring to
The source contacts 180 and the source interconnection layer 185 may be formed by depositing a conductive material. In an embodiment, the source contacts 180 and the source interconnection layer 185 may be formed by a single deposition process. However, embodiments of the present inventive concept are not necessarily limited thereto.
Next, referring to
Referring to
The semiconductor device 1100 may be a nonvolatile memory device, for example, the NAND flash memory device described above with reference to
In the second structure 1100S, each of the memory cell strings CSTR may include lower transistors LT1 and LT2 adjacent to the common source line CSL, upper transistors UT1 and UT2 adjacent to the bit line BL, and a plurality of memory cell transistors MCT disposed between the lower transistors LT1 and LT2 and the upper transistors UT1 and UT2. The number of the lower transistors LT1 and LT2 and the number of the upper transistors UT1 and UT2 may be variously modified according to embodiments and are not necessarily limited to the number shown in
In an embodiment, the upper transistors UT1 and UT2 may include a string select transistor, and the lower transistors LT1 and LT2 may include a ground select transistor. The lower gate lines LL1 and LL2 may be gate electrodes of the lower transistors LT1 and LT2, respectively. The word lines WL may be gate electrodes of the memory cell transistors MCT, and the upper gate lines UL1 and UL2 may be gate electrodes of the upper transistors UT1 and UT2, respectively.
In an embodiment, the lower transistors LT1 and LT2 may include a lower erase control transistor LT1 and a ground select transistor LT2 connected in series. The upper transistors UT1 and UT2 may include a string select transistor UT1 and an upper erase control transistor UT2 connected in series. At least one of the lower erase control transistor LT1 and the upper erase control transistor UT2 may be used for an erase operation of erasing data stored in the memory cell transistors MCT using the GIDL phenomenon.
The common source line CSL, the first and second lower gate lines LL1 and LL2, the word lines WL, and the first and second upper gate lines UL1 and UL2 may be electrically connected to the decoder circuit 1110 through first connection wires 1115 extending from the inside of the first structure 1100F to the second structure 1100S. The bit lines BL may be electrically connected to the page buffer 1120 through second connection wires 1125 extending from the inside of the first structure 1100F to the second structure 1100S.
In the first structure 1100F, the decoder circuit 1110 and the page buffer 1120 may perform a control operation on at least one selected memory cell transistor among the plurality of memory cell transistors MCT. The decoder circuit 1110 and the page buffer 1120 may be controlled by the logic circuit 1130. In an embodiment, the semiconductor device 1100 may communicate with the controller 1200 through an input/output pad 1101 electrically connected to the logic circuit 1130. The input/output pad 1101 may be electrically connected to the logic circuit 1130 through an input/output connection wire 1135 extending from the inside of the first structure 11001F to the second structure 1100S.
In an embodiment, the controller 1200 may include a processor 1210, a NAND controller 1220, and a host interface 1230 (HOST I/F in
The processor 1210 may control the overall operation of the data storage system 1000 including the controller 1200. The processor 1210 may operate according to a predetermined firmware, and may access the semiconductor device 1100 by controlling the NAND controller 1220. The NAND controller 1220 may include a controller interface 1221 (CONTROLLER I/F in
Referring to
The main board 2001 may include a connector 2006 including a plurality of pins coupled to an external host. The number and arrangement of the plurality of pins in the connector 2006 may vary according to a communication interface between the data storage system 2000 and the external host. In an embodiment, the data storage system 2000 may communicate with an external host according to any one of the interfaces such as a Universal Serial Bus (USB), Peripheral Component Interconnect Express (PCI-Express), Serial Advanced Technology Attachment (SATA), an M-Phy for Universal Flash Storage (UFS), and the like. However, embodiments of the present inventive concept are not necessarily limited thereto. In an embodiment, the data storage system 2000 may operate by power supplied from an external host through the connector 2006. The data storage system 2000 may further include a power management integrated circuit (PMIC) for distributing power supplied from the external host to the controller 2002 and the semiconductor package 2003.
The controller 2002 may write data to or read data from the semiconductor package 2003, and may increase the operating speed of the data storage system 2000.
In an embodiment, the DRAM 2004 may be a buffer memory for reducing a speed difference between the semiconductor package 2003 as a data storage space and an external host. The DRAM 2004 included in the data storage system 2000 may also operate as a type of cache memory, and may provide a space for temporarily storing data in a control operation for the semiconductor package 2003. For example, in an embodiment in which the data storage system 2000 includes the DRAM 2004, the controller 2002 may further include a DRAM controller for controlling the DRAM 2004 in addition to the NAND controller for controlling the semiconductor package 2003.
In an embodiment, the semiconductor package 2003 may include first and second semiconductor packages 2003a and 2003b spaced apart from each other. Each of the first and second semiconductor packages 2003a and 2003b may be a semiconductor package including a plurality of semiconductor chips 2200. Each of the first and second semiconductor packages 2003a and 2003b may include a package substrate 2100, the semiconductor chips 2200 on the package substrate 2100, adhesive layers 2300 disposed on lower surfaces of the semiconductor chips 2200, respectively, a connection structure 2400 electrically connecting the semiconductor chips 2200 and the package substrate 2100, and a molding layer 2500 covering the semiconductor chips 2200 and the connection structure 2400 on the package substrate 2100.
The package substrate 2100 may be a printed circuit board including upper package pads 2130. Each semiconductor chip 2200 may include an input/output pad 2210. The input/output pad 2210 may correspond to the input/output pad 1101 of
In an embodiment, the connection structure 2400 may be a bonding wire electrically connecting the input/output pad 2210 and the upper package pads 2130. Accordingly, in each of the first and second semiconductor packages 2003a and 2003b, the semiconductor chips 2200 may be electrically connected to each other by a bonding wire method, and may be electrically connected to the upper package pads 2130 of the package substrate 2100. In an embodiment, in each of the first and second semiconductor packages 2003a and 2003b, the semiconductor chips 2200 may also be electrically connected to each other by a connection structure including a Through Silicon Via (TSV) instead of the connection structure 2400 of the bonding wire method.
In an embodiment, the controller 2002 and the semiconductor chips 2200 may be included in one package. In an embodiment, the controller 2002 and the semiconductor chips 2200 may be mounted on a separate interposer substrate different from the main board 2001, and the controller 2002 and the semiconductor chips 2200 may be connected to each other by interconnections formed on the interposer substrate.
Referring to
The first structure 4100 may include a peripheral circuit region including a peripheral interconnection 4110 and first bonding structures 4150. The second structure 4200 may include a common source line 4205, a gate stack structure 4210 between the common source line 4205 and the first structure 4100, memory channel structures 4220 and a separation region 4230 passing through the gate stack structure 4210, and second bonding structures 4250 electrically connected to the word lines WL (refer to
As illustrated in the enlarged view, the second structure 4200 may include source contacts 180 and channel structures CH, which are physically and electrically connected to the plate layer 101 that corresponds to a common source line, and may further include a source interconnection layer 185 connected to the source contacts 180. Each of the semiconductor chips 2200a may further include an input/output pad 2210 and an input/output connection wire 4265 below the input/output pad 2210. The input/output connection wire 4265 may be electrically connected to a portion of the second bonding structures 4250.
The semiconductor chips 2200a may be electrically connected to each other by connection structures 2400 in the form of bonding wires. However, in some embodiments, semiconductor chips in one semiconductor package, such as the semiconductor chips 2200a, may be electrically connected to each other by a connection structure including a Through Silicon Via (TSV).
As set forth above, in a structure in which two or more substrate structures are bonded, the structure of the source contacts and a source interconnection layer connected to a common source line may be configured so that a semiconductor device having increased electrical characteristics and reliability and a data storage system including the same may be provided.
While non-limiting embodiments have been illustrated and described above, it will be apparent to those skilled in the art that modifications and variations could be made without departing from the scope of the present inventive concept.
Number | Date | Country | Kind |
---|---|---|---|
10-2022-0025188 | Feb 2022 | KR | national |