The technical field relates to a semiconductor package structure.
By power electronic technology, electricity can be changed and controlled under a sudden high voltage. In addition, digitization of power source control has become one of the future trends; therefore, power electronic technology has gradually become more and more important. Moreover, power component modules have great influence on the development of power electronic technology. The applications of power electronic technology play an important role in fields of such as new energy equipment, wind power generation, solar energy, electric vehicles, and green buildings. Furthermore, power electronic technology is also highly related to applications used in daily lives, such as high speed railways, smart grid systems, and home appliance with variable frequency.
Power component module package technology includes process integration of power component package electro-thermo simulation technology and power module system in package (SiP), die attach process, wire bonding process, and etc. Due to the continuous deceases of the sizes and thicknesses of power semiconductor chips along with the advance of technology, e.g. metal oxide semiconductor field effect transistors (MOSFET) with a size of 50 μm have been developed; in other words, packaging of thin-type chips is actually facing more severe tests. Therefore, industries have been working on developing power component module package technology for increasing package yields and reliability.
The present disclosure relates in general to a semiconductor package structure. In the embodiments, the gel layer is located between the guard ring and the first lead frame, such that the electrical field effects around the guard ring can be lowered, a higher withstand voltage of the whole device can be further maintained, and the effects of protecting the semiconductor chip and supporting the whole structure can be achieved.
According to an embodiment, a semiconductor package structure is provided. The semiconductor package structure includes a semiconductor chip, a guard ring, a gel layer, and a first lead frame. The guard ring is disposed on the semiconductor chip, and the gel layer is disposed on the guard ring. The first lead frame is electrically connected to the semiconductor chip, and the gel layer is located between the guard ring and the first lead frame.
According to another embodiment, a semiconductor package structure is provided. The semiconductor package structure includes a semiconductor chip, a guard ring, a solder, a first lead frame, and a gel layer. The guard ring and the solder are disposed on the semiconductor chip. The first lead frame is electrically connected to the semiconductor chip through the solder. The gel layer is disposed on the semiconductor chip and located between the semiconductor chip and the first lead frame, and a height of the gel layer is equal to or larger than a height of the solder.
The following description is made with reference to the accompanying drawings and embodiments.
In the embodiments of the present disclosure, the gel layer is located between the guard ring and the first lead frame, such that the electrical field effects around the guard ring can be lowered, a higher withstand voltage of the whole device can be further maintained, and the effects of protecting the semiconductor chip and supporting the whole structure can be achieved. Details of embodiments of the present disclosure are described hereinafter with accompanying drawings. Specific structures and compositions disclosed in the embodiments are for examples and for explaining the disclosure only and are not to be construed as limitations. A person having ordinary skill in the art may modify or change corresponding structures and compositions of the embodiments according to actual applications.
In a common manufacturing process, the semiconductor chip is electrically connected usually by a wire bonding process, such that the contact area between the wire(s) and the chip is relatively small; the wire diameter is, for example, about 280-380 μm, and this wire diameter contributes to the contact area of the contact point between the bonding wire(s) and the chip. When the contact area is too small, not only is the heat dissipation of the semiconductor chip rendered non-uniform, but current is also located only in local regions, such as the wire(s) and the contact points between the wire and the chip; accordingly, the current density would be too high in local regions of the device, and heat dissipation of wire(s) would be poorer. In contrast, according to the embodiments of the present disclosure, the semiconductor chip 100 is electrically connected to the first lead frame 400, and the welding area between the first lead frame 400 and the semiconductor chip 100 is relatively large; such large contact area not only can result in faster and more uniform heat dissipation but also can reduce current density, reduced current density can make both electric resistance and thermal resistance reduce, such that uniform temperature and uniform current of the device can be achieved, and thus the performance as well as the stability of the whole device can be further improved.
In addition, according to the embodiments of the present disclosure, the gel layer 300 is located between the guard ring 200 and the first lead frame 400, such that the electrical field effects around the guard ring 200 can be lowered, a higher withstand voltage of the whole device can be further maintained, and the effects of protecting the semiconductor chip 100 and supporting the whole structure can be achieved. Moreover, the formation of the gel layer 300 requires only an extra adhesive dripping process without introducing or developing any new manufacturing process; as such, existing semiconductor manufacturing processes can be adopted and easily adjusted according to various semiconductor chips 100 having different sizes or shapes, effects of supporting the first lead frame 400 from inclination can be achieved, and the properties of current transmission and heat transmission can be further enhanced.
In some embodiments, the semiconductor chip 100 may be a metal oxide semiconductor field effect transistor (MOSFET), an insulated gate bipolar transistor (IGBT), a junction field effect transistor (JFET), or a diode.
In the embodiment, the gel layer 300 is made of an insulating material, such as including least one of silicone gel and epoxy resin.
As shown in
In the embodiment, the material of the solder 500 may include at least one of a lead-free solder, a dual-phase solid-liquid interdiffusion (SLID) bonding, a high-lead solder, and a nano-sized silver sintered material.
As shown in
In the embodiment, the material of the first lead frame 400 is such as a conductive metal. For example, the first lead frame 400 may include copper, aluminum with its surface coated with nickel, or iron.
As shown in
In the embodiment as shown in
According to the embodiments of the present disclosure, the gel layer 300 covers the side surface 200s of the guard ring 200 and the side surface 100s of the semiconductor chip 100, such that the solder under the semiconductor chip 100 can be prevented from being pushed toward the side surface 100s of the semiconductor chip 100, bridging short circuit between the solder 500 above the semiconductor chip 100 and the solder below the chip can be prevented, and the solder 500 or the first lead frame 400 can be prevented from being too close to or contacting the guard ring 200 influencing the operation functions of the semiconductor chip 100. Accordingly, the issue of the solder 500 and/or the solder below the chip contacting the side surface 100s of the semiconductor chip 100 and the issue of bridging connection can be improved, and the welding area and the solder height between the solder 500 and the first lead frame 400 above the semiconductor chip 100 can be further adjusted.
In the embodiment, as shown in
In the embodiment as shown in
As shown in
In the embodiment as shown in
In the embodiment, the semiconductor chip 100 is such as a MOSFET or an IGBT, the semiconductor package structure 40 may further include an additional lead frame (not shown in drawings), and an emitter contact of the semiconductor chip 100 may be electrically connected to the substrate 900 through the additional lead frame.
In the embodiment, the substrate 900 is such as a direct plated copper (DPC) substrate, a direct bonded copper (DBC) substrate, a metal substrate, or a PCB substrate, and the material of the metal substrate may include copper, aluminum, or stainless steel. The substrate 900 may have a single-layered structure or a multi-layered structure.
In the embodiment as shown in
In the embodiment, the substrate 900 is such as a multi-layered structure, including a metal layer 910, a ceramic layer 920, and a patterned metal layer 930, and the semiconductor chip 100 is connected to the patterned metal layer 930 through a solder 510. In addition, the semiconductor package structure 50 may further optionally include a base 960, and the substrate 900 is disposed on the base 960 through a solder 520. The base 960 is such as a metal substrate, of which the material may include copper, aluminum, or stainless steel.
In the embodiment as shown in
Moreover, as shown in
In the embodiment as shown in
As shown in
In the embodiment as shown in
In the embodiment, as shown in
In some embodiments, a length L of the gel layer 300 may be equal to, smaller than, or larger than a first width W1 of the first lead frame 400. As shown in
As shown in
It is to be noted that the structural arrangements of the substrate 900, the housing 700, the electrode layer 710, the third lead frame 800, the solders 510 and 520, and the encapsulation layer 980, as shown in the embodiments of
While the disclosure has been described by way of example and in terms of the exemplary embodiment(s), it is to be understood that the disclosure is not limited thereto. On the contrary, it is intended to cover various modifications and similar arrangements and procedures, and the scope of the appended claims therefore should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements and procedures.
Number | Date | Country | Kind |
---|---|---|---|
104140189 A | Dec 2015 | TW | national |
This is a Continuation of U.S. application Ser. No. 15/146,878, filed on May 4, 2016 which claims the benefits of U.S. provisional application Ser. No. 62/220,280, filed on Sep. 18, 2015 and Taiwan application Serial No. 104140189, filed on Dec. 1, 2015, the subject matters of which are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5705848 | Bayerer | Jan 1998 | A |
6979843 | Nakajima et al. | Dec 2005 | B2 |
7285849 | Cruz et al. | Oct 2007 | B2 |
7589412 | Kashimoto et al. | Sep 2009 | B2 |
7671467 | Nonaka | Mar 2010 | B2 |
8630097 | Kim et al. | Jan 2014 | B2 |
10319661 | Nagamizu | Jun 2019 | B2 |
20060175700 | Kagii | Aug 2006 | A1 |
20060226532 | Satou et al. | Oct 2006 | A1 |
20070001273 | Sato et al. | Jan 2007 | A1 |
20080061431 | Fujiwara | Mar 2008 | A1 |
20080224315 | Miyata | Sep 2008 | A1 |
20080272472 | Hata et al. | Nov 2008 | A1 |
20100187678 | Kajiwara et al. | Jul 2010 | A1 |
20110012252 | Gao et al. | Jan 2011 | A1 |
20110075451 | Bayerer et al. | Mar 2011 | A1 |
20120104621 | Jang | May 2012 | A1 |
20120306091 | Stolze et al. | Dec 2012 | A1 |
20130134569 | Ha | May 2013 | A1 |
20130161801 | Otremba et al. | Jun 2013 | A1 |
20130241040 | Tojo | Sep 2013 | A1 |
20130256856 | Mahler | Oct 2013 | A1 |
20140035605 | Kurz et al. | Feb 2014 | A1 |
20140042609 | Nagaune | Feb 2014 | A1 |
20140048918 | Nagaune | Feb 2014 | A1 |
20140111956 | Taniguchi | Apr 2014 | A1 |
20140117524 | Kim | May 2014 | A1 |
20140118956 | Kim | May 2014 | A1 |
20140264383 | Kajiwara et al. | Sep 2014 | A1 |
20140284624 | Beer | Sep 2014 | A1 |
20150262814 | Plappert et al. | Sep 2015 | A1 |
20150340307 | Gabler et al. | Nov 2015 | A1 |
20160093525 | Cook | Mar 2016 | A1 |
20160099189 | Khai Yen | Apr 2016 | A1 |
20160104631 | Guth et al. | Apr 2016 | A1 |
20170309496 | Nakajima | Oct 2017 | A1 |
Number | Date | Country |
---|---|---|
103515447 | Jan 2014 | CN |
2001-110957 | Apr 2001 | JP |
2001110957 | Apr 2001 | JP |
200703677 | Jan 2007 | TW |
I296425 | May 2008 | TW |
201140799 | Nov 2011 | TW |
Entry |
---|
Boyi Yang et al., “Advanced Low-Voltage Power MOSFET Technology for Power Supply in Package Applications”, pp. 4202-4215, IEEE Transactions on Power Electronics, vol. 28, No. 9, Sep. 2013. |
Hsueh-Rong Chang et al., “300A 650V 70 um Thin IGBTs with Double-Sided Cooling”, pp. 320-323, Proceedings of the 23rd International Symposium on Power Semiconductor Devices & IC's, May 23-26, 2011. |
Yejun Zhu et al., “Thermal and Reliability Analysis of Clip Bonding Package Using High Thermal Conductivity Adhesive”, pp. 259-263, 2013 IEEE 15th Electronics Packaging Technology Conference (EPTC 2013). |
Martien Kengen et al., “Development of Matrix Clip Assembly for Power MOSFET Packages”, pp. 1-4, Microelectronics and Packaging Conference, 2009. EMPC 2009. |
Taiwanese Office Action dated Aug. 12, 2016. |
Taiwanese Office Action dated Nov. 15, 2016. |
Number | Date | Country | |
---|---|---|---|
20180261519 A1 | Sep 2018 | US |
Number | Date | Country | |
---|---|---|---|
62220280 | Sep 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15146878 | May 2016 | US |
Child | 15979403 | US |