1. Field of the Invention
The invention generally relates a semiconductor device and method of manufacture and, more particularly, to a semiconductor device and method of manufacture which reduces the occurrence of resist poisoning.
2. Background Description
To fabricate microelectronic semiconductor devices such as an integrated circuit (IC), many different layers of metal and insulation are selectively deposited on a silicon wafer. The insulation layers may be, for example, silicon dioxide, silicon oxynitride, fluorinated silicate glass (FSG), carbon doped, silicon dioxide or organosilicad glass (OSG) and the like. These insulation layers are deposited between the metal layers, i.e., intermetal dielectric (IMD) layers, and may act as electrical insulation therebetween or serve other known functions. These layers are typically deposited by any well known method such as, for example, plasma enhanced chemical vapor deposition (PECVD), chemical vapor deposition (CVD) or other processes.
The metal layers are interconnected by metallization through vias etched in the intervening insulation layers. To accomplish this, the stacked layers of metal and insulation undergo photolithographic processing to provide a pattern consistent with a predetermined IC design. By way of example, the top layer may be covered with a photo resist layer of photo-reactive polymeric material for patterning via a mask. A photolithographic process using either visible or ultraviolet light is then directed through the mask onto the photo resist layer to expose it in the mask pattern. An antireflective coating (ARC) layer such as PECVD SiON or spin on coating materials may be provided at the top portion of the wafer substrate to minimize reflection of light back to the photo resist layer for more uniform processing. The spin on ARCs may include AR-14™ (manufactured by Shipley Company, LLC of Marlborough, Mass.) or sacrificial light absorbing material (hereinafter referred generally as SLAM).
To form vias, for example, etching may be used to connect the metal layers deposited above and below the insulation or dielectric layers. The etching may be performed by anisotropic or isotropic etching as well as wet or dry etching, i.e., RIE (reactive ion etching), depending on the physical and chemical characteristics of the materials. To maximize the integration of the device components in very large scale integration (VLSI), it is necessary to increase the density of the components. This requires very strict tolerances in the etching and photolithographic processes.
However, it is known that resist poisoning can occur during the photolithographic processes. One example of resist poisoning during the lithographic process is caused by amine-induced poisoning of chemically amplified resists created during the patterning step. This may be caused when low k dielectrics are used for the IMD and interlevel dielectric (ILD). In a more general example, during the photolithographic process, contaminants that are incompatible with the photo-reactive polymeric material can migrate into the photo resist layer from the deposited film on the wafer, itself. These contaminants then poison the photo resist layer, which may result in a non-uniformity of the reaction by extraneous chemical interaction with the polymeric material. The resist poisoning also may result in poor resist sidewall profiles, resist scumming and large CD variations. This leads to the formation of a photo resist footing or pinching, depending on whether a positive negative or photo resist, respectively, is used during the process. This may also lead to an imperfect transfer of the photo resist pattern to the underlying layer or layers thus limiting the minimum spatial resolution of the IC.
One known method to solving this problem is to run a totally free nitrogen or nitrogen containing molecule free process. Examples of nitrogen containing molecules include N2, NH3, NO, NO2, etc. However, all released FSG films are known to require either N2O (silane films) or N2 (TEOS) films. In addition, silicon nitride or silicon carbon nitride is commonly employed as a copper cap under the IMD due to its superior electromigration performance as compared to silicon carbide. Finally, even if totally nitrogen free films are used, nitrogen from the ambient air, ARC/photoresist or nitrogen impurities contained in the deposition or etch gases can result in the presence of amines.
In a first aspect of the invention, a method for reducing resist poisoning is provided. The method includes forming a first structure such as, for example, a trench or via in a dielectric on a substrate and reducing amine related contaminants from the dielectric and the substrate created after the formation of the first structure. The method further includes forming a second structure in the dielectric.
In another aspect of the invention, the first structure such as, for example, a trench or via in a dielectric on a substrate. A first organic film is formed on the substrate which is then heated and removed from the substrate. A second organic film is formed on the substrate and patterned to define a second structure in the dielectric.
In yet another aspect of the invention, a method for reducing resist poisoning includes forming a first structure such as, for example, a trench or via in a dielectric on a substrate and performing DHF wet etch with an approximate ratio of 100:1 on the dielectric. An anti-reflective coating (ARC) is formed on and then removed from the dielectric and the substrate. A second organic film is then formed on the substrate and patterning of the second organic film is performed to define a second structure in the dielectric.
In still another aspect of the invention, the first structure is formed in a dielectric on a substrate. A wet etching is provided on the formed first structure at approximately 3 nm 100:1 ratio of DHF. An organic film is applied on the exposed portions of the first structure, the dielectric and the substrate. The applying step includes spin coating of the organic film on the exposed portions, baking the organic film at approximately 100 degrees Celsius to 250 degrees Celsius and removing the organic film by dry stripping or plasma etching. The structure thus formed is then capped and a second organic film is formed on the substrate and patterned to define a second structure in the dielectric.
In an aspect of the invention, the structure is embedded in the dielectric with a vertical dielectric adjacent to a vertical sidewall of the structure. The vertical dielectric is deposited after the patterning and etching of a structure into the dielectric. The dielectric includes one of SiO2, F-doped SiO2, and CH3-doped SiO2. The vertical dielectric includes one of SiO2, P-doped SiO2, F-doped SiO2, B-doped SiO2, and B- and P-doped SiO2.
a through 1e represent a typical fabrication technique for forming a layered structure using standard reactive ion etching (RIE) technique;
a through 3c represent another aspect of the invention;
a through 4d represent another aspect of the invention;
a through 5d show a trough lithographic process after contaminants are constrained, bound or capped in lower layers;
a is a representation of a top view of a device using the methods of the invention;
b is a representation of a cross sectional side view of a device using methods of the invention; and
This invention is directed to a semiconductor device and method of manufacture and, more particularly, to a semiconductor device and method of manufacture which reduces the occurrence of resist poisoning in the device. By reducing poisoning effects, the invention also significantly reduces photo resist footing or pinching, depending on the use of a positive, negative or photo resist, respectively. The reduction of the poisoning allows for the fabrication of more densely packed integrated circuits (IC) with better resolution of interconnects and the like thereon. This, in turn, results in a superior performance of the IC. The formation of vias and troughs can be characterized as either a first structure or a second structure, depending on the architecture of the device.
a through 1e represent a typical fabrication technique for forming a layered structure using standard reactive ion etching (RIE) technique. The RIE process should be well understood by those of ordinary skill in the art and is not discussed in great detail herein. In the schematics, a multilayer arrangement on a semiconductor substrate, which is typically a silicon substrate, is shown. The substrate may equally represent any type of film having known contaminants such as amines, for example.
a shows a target layer 12 such as an oxide layer deposited on the substrate 10. In one embodiment, the oxide layer is approximately 8000 Å. Any known photo-resist or ARC/photo-resist 14 is then deposited on the oxide layer.
A reactive ion etching is then performed on the target layer 12 in order to form a first structure such as a via 16, for example (
a through 3c represent another aspect of the invention. In
a through 4d represent another aspect of the invention.
a through 5d show a typical trough lithographic process after the contaminants such as, for example, amine based contaminants, are constrained, bound or capped in the lower layers 10 and 12. This process will now provide a second structure such as channels or troughs in the target layer 12, but without any contaminants from the resist or other device layers contaminating the device during this further processing stage. In another aspect, the second structure may be a via. In accordance with the invention, more accurate troughs can be achieved, increasing the density of the device in addition to its performance.
In particular,
It should be understood that the steps shown in
Table 1, reproduced below, is representative of the advantages achieved by the aspects of the invention, compared to conventional methods. The date in Table 1 and table 2 were generated using duel damascene wires and vias with 200 nm minimum critical dimension. In Table 1, it is shown that a conventional method of fabrication yields approximately 15% non-defective devices (chips). In stark improvement, the use of the aspect of
Table 2 represents the critical dimension (CD) or diameter of the via using either a 40 mJ or 70 mJ dose. As seen in Table 2, below, the standard fabrication process, at 40 mJ, provides an approximate via size of 200 nm with “scummed” edges. That is, the edges of the via using the standard fabrication process has resist that does not completely clear out thus resulting in blurred edges. In stark contrast, the aspects of the invention result in vias with clearly defined edges. Additionally, the via are also larger due to the suppression of the poisoning.
In one embodiment, the formation of the via on the target layer is a first structure and the formation of the trough is a second structure. The first and second structure, however, can be switched, depending on the design of the device. In one aspect, the dimension of the first structure is about 200 nm and the photolithographic exposure wavelength is about 248 nm. Of course, those of ordinary skill in the art will readily recognize that other dimensions and photographic minimums are also contemplated by the invention and that the above example is only one illustrative embodiment of the invention.
a shows a top view of an example of the device of the invention with both a first structure and a second structure.
It is contemplated by the invention that the SiO2 thin oxide cap can be a sacrificial film (i.e., it is removed during the post via RIE clean, trough RIE, post trough RIE clean, or other steps). Alternatively, the SiO2 thin oxide cap can remain on the wafer post-metallization, as shown in
In an aspect of the invention, the structure is embedded in the dielectric with a vertical dielectric adjacent to a vertical sidewall of the structure. The vertical dielectric is deposited after the patterning and etching of a structure into the dielectric. The dielectric includes one of SiO2, F-doped SiO2, and CH3-doped SiO2. The vertical dielectric includes one of SiO2, P-doped SiO2, F-doped SiO2, B-doped SiO2, and B- and P-doped SiO2.
While the invention has been described in terms of embodiments, those skilled in the art will recognize that the invention can be practiced with modifications and in the spirit and scope of the appended claims.
This application claims priority to U.S. provisional application Ser. No. 60/429,828, filed on Nov. 27, 2002, which is incorporated herein in its entirety. This application is a divisional application of U.S. application Ser. No. 10/605,926, filed on Nov. 6, 2003 now U.S. Pat. No. 7,153,776, which is now incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
5612254 | Mu et al. | Mar 1997 | A |
5910453 | Gupta et al. | Jun 1999 | A |
6030541 | Adkisson et al. | Feb 2000 | A |
6071809 | Zhao | Jun 2000 | A |
6103456 | Többen et al. | Aug 2000 | A |
6140220 | Lin | Oct 2000 | A |
6146990 | Sung | Nov 2000 | A |
6159661 | Huang et al. | Dec 2000 | A |
6232237 | Tamaoka et al. | May 2001 | B1 |
6268294 | Jang et al. | Jul 2001 | B1 |
6271119 | Kishimoto | Aug 2001 | B1 |
6300672 | Lee | Oct 2001 | B1 |
6319821 | Liu et al. | Nov 2001 | B1 |
6458689 | Yu et al. | Oct 2002 | B2 |
6518166 | Chen et al. | Feb 2003 | B1 |
6541367 | Mandal | Apr 2003 | B1 |
6583047 | Daniels et al. | Jun 2003 | B2 |
6693049 | Iguchi et al. | Feb 2004 | B2 |
6827869 | Podlesnik et al. | Dec 2004 | B2 |
6905968 | Hsieh et al. | Jun 2005 | B2 |
7049206 | Akram | May 2006 | B2 |
7153776 | Chen et al. | Dec 2006 | B2 |
20010023099 | Saito et al. | Sep 2001 | A1 |
20020081834 | Daniels et al. | Jun 2002 | A1 |
20020081855 | Jiang et al. | Jun 2002 | A1 |
20020090822 | Jiang et al. | Jul 2002 | A1 |
20020111037 | Kirkpatrick et al. | Aug 2002 | A1 |
20030077897 | Tsai et al. | Apr 2003 | A1 |
20030157794 | Agarwala et al. | Aug 2003 | A1 |
20040061177 | Merchant et al. | Apr 2004 | A1 |
20040087167 | Huang et al. | May 2004 | A1 |
20040180541 | Joshi | Sep 2004 | A1 |
20050014362 | Ho et al. | Jan 2005 | A1 |
20050124168 | Nagahara et al. | Jun 2005 | A1 |
20050221611 | Yamamoto | Oct 2005 | A1 |
20060166485 | Uglow et al. | Jul 2006 | A1 |
20070164442 | McTeer | Jul 2007 | A1 |
Number | Date | Country | |
---|---|---|---|
20050095841 A1 | May 2005 | US |
Number | Date | Country | |
---|---|---|---|
60429828 | Nov 2002 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10605926 | Nov 2003 | US |
Child | 11004845 | US |