Claims
- 1. A semiconductor structure comprising:
a monocrystalline substrate; an accommodating buffer layer formed on the substrate; a template formed on the monocrystalline accommodating buffer layer; and a monocrystalline graded layer formed overlying the template.
- 2. The semiconductor structure of claim 1, further comprising an amorphous layer interposed between the monocrystalline substrate and the accommodating buffer layer.
- 3. The semiconductor structure of claim 2, wherein the amorphous layer comprises silicon oxide.
- 4. The semiconductor structure of claim 2, wherein the amorphous layer is about 0.5 to about 5.0 nanometers thick.
- 5. The semiconductor structure of claim 1, wherein the accommodating buffer layer comprises an oxide selected from the group consisting of alkali earth metal titanates, alkali earth metal zirconates, alkali earth metal hafniates, alkali earth metal tantalates, alkali earth metal ruthenates, alkali earth metal niobates, and perovskite oxides.
- 6. The semiconductor structure of claim 1, wherein the accommodating buffer layer is about 2 to about 100 nanometers thick.
- 7. The semiconductor structure of claim 1, wherein the accommodating buffer layer is about 5 nanometers thick.
- 8. The semiconductor structure of claim 1, wherein the monocrystalline graded layer comprises material selected from the group consisting of SiGe, SiC.
- 9. The semiconductor structure of claim 1, wherein the monocrystalline graded layer is about 1 nanometer to about 100 microns thick.
- 10. The semiconductor structure of claim 9, wherein the monocrystalline graded layer is about 0.1 to about 10 microns thick.
- 11. The semiconductor structure of claim 9, wherein the monocrystalline graded layer is about 0.1 to about 5 microns thick.
- 12. The semiconductor structure of claim 1, further comprising a surfactant.
- 13. The semiconductor structure of claim 12, wherein the surfactant includes a material selected from the group consisting of Al, In, and Ga.
- 14. The semiconductor structure of claim 1, further comprising a monocrystalline material layer formed above the monocrystalline graded layer.
- 15. The semiconductor structure of claim 14, wherein the monocrystalline material layer comprises a compound semiconductor material.
- 16. The semiconductor structure of claim 14, wherein the compound semiconductor material is GaAs.
- 17. The semiconductor structure of claim 14, wherein the monocrystalline substrate is characterized by a first lattice constant, the monocrystalline material layer is characterized by a second lattice constant, and the first lattice constant is different than the second lattice constant.
- 18. The semiconductor structure of claim 1, further comprising a cap layer.
- 19. The semiconductor structure of claim 18, wherein the cap layer comprises monocrystalline silicon.
- 20. The semiconductor structure of claim 1, wherein the accommodating buffer layer includes an amorphous film.
- 21. The semiconductor structure of claim 1, wherein the accommodating buffer layer includes an monocrystalline film.
- 22. A microelectronic device formed using the semiconductor structure of claim 1.
- 23. A process for fabricating a semiconductor structure comprising the steps of:
providing a monocrystalline substrate; epitaxially growing a monocrystalline accommodating buffer layer overlying the monocrystalline semiconductor substrate; forming an amorphous layer between the monocrystalline substrate and the accommodating buffer layer; and epitaxially growing a graded monocrystalline layer overlying the accommodating buffer layer.
- 24. The process of claim 23, further comprising a step of heating the monocrystalline accommodating buffer layer and the amorphous layer to cause the monocrystalline accommodating buffer layer to become amorphous.
- 25. The process of claim 24, wherein the step of heating includes rapid thermal annealing.
- 26. The process of claim 25, further comprising the step of forming a first template on the monocrystalline accommodating buffer layer.
- 27. The process of claim 26, further comprising forming a cap layer over the template.
- 28. The process of claim 23, further comprising the step of forming a template overlying the monocrystalline substrate.
- 29. The process of claim 23, wherein the step of epitaxially growing a graded monocrystalline layer includes growing a film comprising SiGe.
- 30. The process of claim 23, further comprising epitaxially growing a monocrystalline material layer overlying the graded monocrystalline layer.
- 31. Forming a microelectronic device using the method of claim 23.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation-in-part of U.S. patent application Ser. No. 09/721,566, filed Nov. 22, 2000, by the assignee hereof.
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
09721566 |
Nov 2000 |
US |
| Child |
09740219 |
Dec 2000 |
US |