The present invention relates generally to a semiconductor structure with an epitaxial layer, and more specifically, to a semiconductor structure with an epitaxial layer buried in recesses of a substrate.
Gallium nitride (GaN) has excellent electric properties, such as high breakdown electric field, high electron saturation velocity, and low on-resistance, etc, so it is suitable to be used as a material for power devices. However, despite it having material characteristics better than conventional silicon material, the most serious problem of GaN material is that it is very difficult to manufacture large-sized chips. Regarding current GaN-on-Si substrate with lowest cost, it is manufactured by growing epitaxial GaN on a Si substrate. Since the coefficient of thermal expansion of GaN is far larger than the one of Si and the crystal lattices of them are highly mismatched, this unsuitable condition is liable to cause problems such as a crack, delamination, or dislocation defect of the GaN epitaxial layer, or wafer warpage issue during film growth or follow-up processing due to the cause of stress.
At present, there are some approaches adopted in the industry to overcome the aforementioned problems during the manufacture of GaN-on-Si substrate, for example, through the growth of multilayered heterogeneous AlGaN buffer layers beforehand on the silicon surface, or using Si substrate with micro patterns to grow the epitaxial structure. Although these approaches can address the aforementioned problems, the issue of high dislocation density and poor heat dissipation is still waiting to be solved urgently.
Therefore, it is still needed to further improve structures and relevant manufacturing processes of current GaN-on-Si substrate in the industry.
In order to further improve the structure of current GaN-on-Si substrate, the present invention provides a novel semiconductor structure, with the feature of an epitaxial layer formed with a buried portion buried in the substrate to improve problems of heat dissipation and defects in conventional GaN-on-Si substrate.
One purpose of the present invention is to provide a semiconductor structure with an epitaxial layer, including a substrate, a blocking layer on said substrate, wherein said blocking layer is provided with predetermined recess patterns, multiple recesses formed in said substrate, wherein each of said multiple recesses is in 3D diamond shape with a centerline perpendicular to a surface of said substrate, a buffer layer on a surface of each of said multiple recesses, and an epitaxial layer comprising a buried portion formed on said buffer layer in each of said multiple recesses and only one above-surface portion formed directly above said blocking layer and directly above said recess patterns of said blocking layer, and said above-surface portion directly connects said buried portion in each of said multiple recesses, and a first void is formed inside each of said buried portions of said epitaxial layer in said recess.
Another purpose of the present invention is to provide a method of manufacturing a semiconductor structure with an epitaxial layer, including steps of providing a substrate, forming a blocking layer on said substrate, wherein said blocking layer is provided with predetermined recess patterns, performing an etch process using said blocking layer as a mask to etch said substrate to form multiple recesses in said substrate, wherein each of said multiple recesses is in 3D diamond shape with a centerline perpendicular to a surface of said substrate, forming a buffer layer on a surface of each of said multiple recesses, and performing an epitaxy process to form an epitaxial layer on said buffer layers, wherein said epitaxial layer is provided with a buried portion formed in each of said multiple recesses and is provided with only one above-surface portion formed directly above said blocking layer and directly above said recess patterns of said blocking layer, and said above-surface portion directly connects said buried portion in each of said multiple recesses, and a first void is formed inside each of said buried portions of said epitaxial layer in said recess.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
In the following detailed description of the invention, reference is made to the accompanying drawings, which form a part hereof, and in which is shown, by way of illustration, specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention. Other embodiments may be utilized and structural, logical and electrical changes may be made without departing from the scope of the present invention. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims, along with the full scope of equivalents to which such claims are entitled.
In general, terminology may be understood at least in part from usage in context. For example, the term “one or more” as used herein, depending at least in part upon context, may be used to describe any feature, structure, or characteristic in a singular sense or may be used to describe combinations of features, structures or characteristics in a plural sense. Similarly, terms, such as “a,” “an,” or “the,” again, may be understood to convey a singular usage or to convey a plural usage, depending at least in part upon context.
It should be readily understood that the meaning of “on,” “above,” and “over” in the present disclosure should be interpreted in the broadest manner such that “on” not only means “directly on” something but also includes the meaning of “on” something with an intermediate feature or a layer therebetween, and that “above” or “over” not only means the meaning of “above” or “over” something but can also include the meaning it is “above” or “over” something with no intermediate feature or layer therebetween (i.e., directly on something).
Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper,” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
As used herein, the term “substrate” refers to a material onto which subsequent material layers are added. The substrate itself can be patterned. Materials added on top of the substrate can be patterned or can remain unpatterned. Furthermore, the substrate can include a wide array of semiconductor materials, such as silicon, germanium, gallium arsenide, indium phosphide, etc. Alternatively, the substrate can be made from an electrically non-conductive material, such as a glass, a plastic, or a sapphire wafer.
In the embodiment of the present invention, micro pattern 104a may be symmetric pattern such as circle, square, or rectangle uniformly distributed on the surface of the substrate 100 in a predetermined density, with an opening size about 10 nm to 200 nm. The spacing between patterns 104a is not quite large, preferably double to triple size of the opening. A dry etch process is then performed to the blocking layer 102 using the photoresist 104 as a mask to transfer the patterns 104a in the photoresist 104 to the blocking layer 102. The pattern 104a in the blocking layer 102 would expose underlying substrate 100. The patterned photoresist 104 may be removed after patterning the blocking layer 102.
Next, please refer to
Next, please refer to
Refer again to
After the epitaxial layer 108 is formed on the entire surface of the substrate, semiconductor devices such as light-emitting diode (LED) or power device may be then manufactured on the epitaxial layer 108. Since those semiconductor devices and relevant features are not the key points of the present invention, they will not be further described in the disclosure.
Please refer to
Please refer to
In other embodiment, for example in the condition that the slope wet etch process is not performed completely, the recess 106 formed in the substrate 100 may be in incomplete diamond shape with a horizontal bottom surface, as shown in
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
201811517688.5 | Dec 2018 | CN | national |
This application is a divisional of application Ser. No. 16/242,994, filed on Jan. 8, 2019 and entitled “METHOD OF MANUFACTURING SEMICONDUCTOR STRUCTURE WITH AN EPITAXIAL LAYER”, which is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
6348096 | Sunakawa | Feb 2002 | B1 |
7109530 | Hayashi | Sep 2006 | B2 |
7179667 | Okagawa | Feb 2007 | B2 |
7589001 | Tadatomo | Sep 2009 | B2 |
10043663 | Cheng | Aug 2018 | B2 |
10134735 | Chang | Nov 2018 | B2 |
10199220 | Reznicek | Feb 2019 | B2 |
20040183078 | Wang | Sep 2004 | A1 |
20060084245 | Kohda | Apr 2006 | A1 |
20080224151 | Hata | Sep 2008 | A1 |
20090261376 | Hwang | Oct 2009 | A1 |
20160005736 | Xiao | Jan 2016 | A1 |
Number | Date | Country | |
---|---|---|---|
20210242018 A1 | Aug 2021 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16242994 | Jan 2019 | US |
Child | 17218112 | US |