Computing systems have made significant contributions toward the advancement of modern society and are utilized in a number of applications to achieve advantageous results. Numerous devices, such as desktop personal computers (PCs), laptop PCs, tablet PCs, netbooks, smart phones, game consoles, servers, distributed computing systems, and the like have facilitated increased productivity and reduced costs in communicating and analyzing data in most areas of entertainment, education, business, and science. One common aspect of computing systems is the computing device readable memory. Computing devices may include one or more types of memory, such as volatile random-access memory, non-volatile flash memory, and the like.
An emerging non-volatile memory technology is Magnetoresistive Random Access Memory (MRAM). In MRAM devices, data can be stored in the magnetization orientation between ferromagnetic layers. Typically, if the ferromagnetic layers have the same magnetization polarization, the cell will exhibit a relatively low resistance value corresponding to a ‘0’ bit state; while if the magnetization polarization between the two ferromagnetic layers is antiparallel the memory cell will exhibit a relatively high resistance value corresponding to a ‘1’ bit state. Because the data is stored in the magnetic fields, MRAM devices are non-volatile memory devices. The state of a MRAM cell can be read by applying a predetermined current through the cell and measuring the resulting voltage, or by applying a predetermined voltage across the cell and measuring the resulting current. The sensed current or voltage is proportional to the resistance of the cell and can be compared to a reference value to determine the state of the cell.
MRAM devices are characterized by densities similar to Dynamic Random-Access Memory (DRAM), power consumption similar to flash memory, and speed similar to Static Random-Access Memory (SRAM). However, similar to other memory types, there is a continuing need to achieve further device scaling of MRAM devices and/or reduce device defects.
The present technology may best be understood by referring to the following description and accompanying drawings that are used to illustrate embodiments of the present technology that are directed toward a shared bit line architecture for magnetoresistive memory.
In one embodiment, a memory device can include a plurality of memory cells, a plurality of bit lines, a plurality of source lines, a plurality of word lines, and a control circuit. The plurality of memory cells can be arranged in a plurality of rows and a plurality of columns. Each memory cell can include a Magnetic Tunneling Junction (MTJ) and a transistor, wherein a drain of the transistor can be coupled to a first terminal of the MTJ. Each bit line can be coupled to a second terminal of the MTJs in two or more respective columns of the memory cells. Each source line can be coupled to a source of the transistors of the memory cells in a respective column of the memory cells. Each word line can be coupled to a gate of the transistors of the memory cells in a respective row of the memory cells. The control circuit can be configured to apply corresponding biases to a select word line, a select bit line and a select source line coupled to the select bit line, and to apply a corresponding counter bias to one or more other source lines coupled to the select bit line to write a given value to a given memory cell.
In another embodiment, a Magnetoresistive Random-Access Memory (MRAM) can include a memory cell array and a control circuit. The memory cell array can include a plurality of magnetoresistive memory cells arranged in a plurality of columns and rows. The memory cell array can also include a plurality of word lines, a plurality of bit lines and a plurality of source lines. In the memory cell array, a word line can be coupled to a row of the magnetoresistive memory cells, a bit line can be coupled to a first and second column of the magnetoresistive memory cells, a first source line can be coupled to the first column of magnetoresistive memory cells, and a second source line can be coupled to the second column magnetoresistive memory cells. The control circuit can be configured to bias the word line, bias the bit lines, bias the first source line and counter bias the second source line to access a given magnetoresistive memory cell.
In one example, the control circuit can bias the word line at a word line write voltage, bias the bit line at a bit line write voltage, bias the first source line at a ground voltage and bias the second source line at the bit line write voltage to write a ‘0’ state to the given memory cell. To write a ‘1’ state to the given memory cell, the control circuit can bias the word line at a word line write voltage, bias the bit line at a ground voltage, bias the first source line at a source line write voltage, and bias the second source line at the ground voltage. In another example, the control circuit can bias the word line at a word line read voltage, bias the bit line a bit line read voltage, bias the first source line at a ground voltage, and bias the second source line at the bit line read voltage to read the state of the given memory cell using the first source line. In yet another example, the control circuit can bias the word line at a word line read voltage, bias the bit line a ground voltage, bias the first source line at a source line read voltage, and bias the second source line at the ground voltage to read the state of the given memory cell using the bit line.
In another embodiment, a method of accessing a MRAM can include biasing a selected word line coupled to a row of a plurality of MTJ memory cells. To access a given MTJ memory cell, the method can also include biasing a selected bit line coupled to a first and second column of the plurality of MTJ memory cells, wherein the first column of the plurality of MTJ memory cells includes the given MTJ memory cell. The method can also include biasing a selected source line coupled to the first column of the plurality of MTJ memory cells including the given MTJ memory cell. The method can also include counter biasing selected source line coupled to the second column of the plurality of MTJ memory cells.
This Summary is provided to introduce a selection of concepts in a simplified form that are further described below in the Detailed Description. This Summary is not intended to identify key features or essential features of the claimed subject matter, nor is it intended to be used to limit the scope of the claimed subject matter.
Embodiments of the present technology are illustrated by way of example and not by way of limitation, in the figures of the accompanying drawings and in which like reference numerals refer to similar elements and in which:
Reference will now be made in detail to the embodiments of the present technology, examples of which are illustrated in the accompanying drawings. While the present technology will be described in conjunction with these embodiments, it will be understood that they are not intended to limit the invention to these embodiments. On the contrary, the invention is intended to cover alternatives, modifications and equivalents, which may be included within the scope of the invention as defined by the appended claims. Furthermore, in the following detailed description of the present technology, numerous specific details are set forth in order to provide a thorough understanding of the present technology. However, it is understood that the present technology may be practiced without these specific details. In other instances, well-known methods, procedures, components, and circuits have not been described in detail as not to unnecessarily obscure aspects of the present technology.
Some embodiments of the present technology which follow are presented in terms of routines, modules, logic blocks, and other symbolic representations of operations on data within one or more electronic devices. The descriptions and representations are the means used by those skilled in the art to most effectively convey the substance of their work to others skilled in the art. A routine, module, logic block and/or the like, is herein, and generally, conceived to be a self-consistent sequence of processes or instructions leading to a desired result. The processes are those including physical manipulations of physical quantities. Usually, though not necessarily, these physical manipulations take the form of electric or magnetic signals capable of being stored, transferred, compared and otherwise manipulated in an electronic device. For reasons of convenience, and with reference to common usage, these signals are referred to as data, bits, values, elements, symbols, characters, terms, numbers, strings, and/or the like with reference to embodiments of the present technology.
It should be borne in mind, however, that all of these terms are to be interpreted as referencing physical manipulations and quantities and are merely convenient labels and are to be interpreted further in view of terms commonly used in the art. Unless specifically stated otherwise as apparent from the following discussion, it is understood that through discussions of the present technology, discussions utilizing the terms such as “receiving,” and/or the like, refer to the actions and processes of an electronic device such as an electronic computing device that manipulates and transforms data. The data is represented as physical (e.g., electronic) quantities within the electronic device's logic circuits, registers, memories and/or the like, and is transformed into other data similarly represented as physical quantities within the electronic device.
In this application, the use of the disjunctive is intended to include the conjunctive. The use of definite or indefinite articles is not intended to indicate cardinality. In particular, a reference to “the” object or “a” object is intended to denote also one of a possible plurality of such objects. It is also to be understood that the phraseology and terminology used herein is for the purpose of description and should not be regarded as limiting.
Before describing embodiments of the present technology in detail, a description of conventional MRAM devices is provided for reference. Referring to
The magnetic polarity of the free layer 140, and corresponding logic state, can be changed to one of two states depending upon the direction of current flowing through the MTJ of the memory cells. For example, a logic ‘0’ state can be written to a given cell by biasing the respective bit line at a bit line write potential (e.g., VBLW), biasing the respective source line at a ground potential, and biasing the respective word line at a word line write potential (e.g., VWLW) A logic ‘1’ state can be written to the given cell by biasing the respective bit line at a ground potential, biasing the respective source line at a source line write potential (e.g., VSLW), and biasing the respective word line at a word line write potential (e.g., VWLW) The state of the memory cell can be read by biasing the respective bit line at a bit line read potential (e.g., VBLR), biasing the respective source line at a ground potential, biasing the respective word line at a word line read potential (VWLR), and sensing the resulting current on the respective bit line.
In another example, a logic ‘0’ state can be written to a given cell by biasing the respective bit line at a bit line write potential (e.g., VBLW), biasing the respective source line at a ground potential, and biasing the respective word line at a word line write potential (e.g., VWLW). A logic ‘1’ state can be written to the given cell by biasing the respective bit line at a ground potential, biasing the respective source line at a source line write potential (e.g., VSLW), and biasing the respective word line at a word line write potential (e.g., VWLW). The state of the memory cell can be read by biasing the respective bit line at a ground potential, biasing the respective source line at a source line read potential (e.g., VSLR), biasing the respective word line at a word line read potential (e.g., VWLR), and sensing the resulting current on the respective source line.
Referring now to
In one example, to read data from a given memory cell 250, the respective bit line BL(m) 225 can be biased at a bit line read potential (e.g., VBLR) and the respective source line SL(m) 240 can be biased at ground (e.g., 0). When the respective word line WL(n) 210 is biased at a word line read voltage potential (e.g., VWLR) a current proportional to the resistance of the MTJ of the cell 250 will flow from the respective bit line BL(m) 225 to the respective source line SL(m) 240. In such case, the current sensed on the respective bit line BL(m) 225 can indicate the state of the selected cell 250.
To write a logic ‘0’ state to the given memory cell 250, the respective bit line BL(m) 225 can be biased at a bit line write potential (e.g., VBLW) and the respective source line SL(m) 240 can be biased at ground (e.g., 0), When the respective word line WL(n) 210 is biased at a word line write potential (e.g., VWLW), a resulting current flowing through the MTJ of the cell 250 in a first direction will cause the free layer into a state corresponding to a logic ‘0’ state. To write a logic ‘1’ state to the given memory cell 250, the respective bit line BL(m) 225 can be biased at ground (e.g., 0) and the respective source line SL(m) 240 can be biased at a source line write potential (e.g., VSLW). When the respective word line WL(n) 210 is biased at a word line write potential (e.g., VWLW) a resulting current flowing through the MTJ of the cell 250 in a second direction will cause the free layer into a state corresponding to a logic ‘1’ state.
To write a logic ‘0’ state to the given memory cell 250, the respective bit line BL(m) 225 can be biased at a bit line write potential VBLW) and the respective source line SL(m) 240 can be biased at ground (e.g., 0). When the respective word line WL(n) 210 is biased at a word line write potential (e.g., VWLW), a resulting current flowing through the MTJ of the cell 250 in a first direction will cause the free layer into a logic ‘0’ state. To write a logic ‘1’ state to a given memory cell 250, the respective bit line BL(m) 225 can be biased at ground (e.g., 0) and the respective source line SL(m) 240 can be biased at a source line write potential (e.g., VSLW). When the respective word line WL(n) 245 is biased at a word line write state (e.g., VWLW) a resulting current flowing through the MTJ of the cell 250 in a second direction will cause the free layer into a logic ‘1’ state.
To write a logic ‘0’ state to the given memory cell 250, the respective bit line BL(m) 225 can be biased at a bit line write potential (e.g., VBLW) and the respective source line SL(m) 240 can be biased at ground (e.g., 0). When the respective word line WL(n) 210 is biased at a word line write potential (e.g., VWLW) a resulting current flowing through the MTJ of the cell 250 in a first direction will cause the free layer into a logic ‘0’ state. To write a logic ‘1’ state to a given memory cell 250, the respective bit line BL(m) 225 can be biased at ground (e.g., 0) and the respective source line SL(m) 240 can be biased at a source line write potential (e.g., VSLW). When the respective word line WL(n) 245 is biased at a word line write state (e.g., VWLW) a resulting current flowing through the MTJ of the cell 250 in a second direction will cause the free layer into a logic ‘1’ state.
Referring now to
The memory cell array 310 can include a plurality of memory cells organized in rows and columns, with sets of word lines, source lines and bit lines spanning the array of cells throughout the chip. The address decoder 320 can map a given memory address to a particular row of memory cells in the array. The output of the address decoder 320 can be input to the word line driver 330. The output of the word line driver 330 can drive the word lines to select a given word line of the array. The bit line and source line driver 340 and the sense circuit 350 utilize the source lines and bit lines of the array to read from and write to memory cells of a selected word line of the array.
In one implementation, the MRAM may be a Spin Transfer Torque Magnetoresistive Random Access Memory (STT-MRAM). In STT-MRAMs, spin-aligned electrons are utilized to switch the polarization state of the free magnetic layer. The spin transfer torque reduces the amount of current needed during writes.
Operation of the Magnetoresistive Random Access Memory (MRAM) 300 will be further explained with reference to
The memory cell array 310 can include a plurality of source lines 405 disposed in a semiconductor substrate 410. The source lines 405 can be formed by a deep implant into the semiconductor substrate 410 through one or more masks to form buried source lines therein. Each memory cell can include a Magnetic Tunneling Junction (MTJ) and an access transistor arranged in an array of columns and rows. The access transistors can each include a source region 415, a drain region 420, a body region, a gate region 425 and a gate insulator region. The source and drain regions 415, 420 can be disposed in the semiconductor substrate 410. The source and drain regions 415, 420 can be formed by a shallow implant into the semiconductor substrate 410 through one or more masks. The gate region 425 can be disposed above a body region, between the respective source and drain regions 415, 420. The gate insulator region can be disposed between the gate region 425 and the body, source and drain regions 415, 420. The gate insulator regions and gate regions 425 can be formed by depositing one or more dielectric layers on the substrate 405, and one or more conductive layers on the one or more dielectric layers and then selectively etching the one or more conductive layers and dielectric layers utilizing one or more masks to form the gate insulator regions and the gate regions 425. The source regions 415 in each column of access transistors can be coupled to a respective source line 405. The gate regions 425 in each row of access transistors can be coupled to a respective word line, or the gate regions 425 can be integrally formed with the word lines 425′ as illustrated in the figure. The drain regions 420 of the access transistors can be coupled to respective MTJs.
Each MTJ can include a reference magnetic layer 430, a free magnetic layer 435 and a magnetic tunneling barrier layer 440 disposed between the reference magnetic layer 430 and the free magnetic layer 435. The MJTs can be formed by depositing one or more seed layers, one or more synthetic antiferromagnetic layers, one or more reference magnetic layers 430, one or more magnetic tunneling barrier layers 440, one or more free magnetic layers 435, one or more non-magnetic spacer layers, one or more perpendicular polarizer layers, one or more capping layers, one or more hard mask layers, and then using the patterned hard mask layers to etch the other layers to form MJT pillars. The reference magnetic layer 430 can be coupled to the drain region 420 of the respective access transistor. The free magnetic layer 435 of two or more columns of MTJs can be coupled to a respective bit line 445.
The bit lines 445 can be disposed in one or more layers above the MTJ, and the source lines 405 can be disposed in one or more layers below the access transistors, along columns of the array. The bit lines 445 and source lines 405 can be substantially parallel to each other. The word lines 425′ can be disposed in one or more layers along rows of the array. The word lines 425′ can be substantially parallel to each other, and substantially perpendicular to the bit lines 445 and source lines 405. Two or more columns of the memory cells can be coupled to a respective bit line 445. Coupling a plurality of columns of the memory cells to respective bit lines 445 reduces the number of bit line in the memory cell array 310. By reducing the number of bit lines, the width of the bit lines can be increased and/or the spacing between bit lines can be increased for the same process technology. The increased width of the bit lines can, for example, reduce the resistance in the bit lines, and/or make alignment with the columns of MTJs easier. The increased spacing between bit lines can, for example, reduce manufacturing defects due alignment with the columns of MTJs, or shorting between adjacent bit lines. By reducing the number of bit lines, the density of the memory cells in the array can be increased due to smaller possible column pitch dimension for the same process technology. Furthermore, the physical length of the word lines in the memory cell array 310 can be reduced due to the smaller column pitch dimension. The reduced word line length can, for example, reduce the resistance in the word lines.
Referring now to both
For read operations, the control circuit 360 can be configured to cause the bit line and source line driver circuit 340 to apply appropriate read voltages to the bit lines 445, sources lines 405 and word lines 425′ to cause a current to flow in the source lines 405 that can be sensed by the sense circuit 350 to read data from cells in a selected word. For configurations that sense the bit lines to read the memory cell states, a given cell can be read by counter biasing the unselected source lines corresponding to the respective bit line for the given cell, as will be explained in more detail below.
Operation of the Magnetoresistive Random Access Memory (MRAM) will be further explained with reference to
Referring now to
In a first example, the control circuit 360 can be configured to control the word line driver and the bit line and source line driver circuit 340, in accordance with Table 1. To read data from a given memory cell 550, the respective bit line BL(m+1) 525 can be biased at a bit line read potential (e.g., VBLR), the respective one of the pair of source lines SLE(m+1) 540 can be biased at ground (e.g., 0) and the other one of the pair of source lines SLO(m+1) 545 can also be biased at the bit line read potential (e.g., VBLR) or other potential that will prevent current from flowing in the other one of the pair of source lines. When the respective word line WL(n) 510 is biased at a word line read potential (e.g., VWLR) a current proportional to the resistance of the MTJ of the cell 550 will flow from the respective bit line BL(m+1) to the respective one of the pair of source lines SLO(m+1) 545. However, the other one of the pair of source lines SLO(m+1) 545 can be biased at the bit line read potential (e.g., VBLR) or other appropriate potential to prevent current from flowing in the respective bit line BL(m+1) 525 proportional to the resistance of the MTJ of the other cell 555 coupled to the bit line BL(m+1) 525. In such case, the current sensed on the respective bit line BL(m+1) 525 can indicate the state of the selected cell 550.
To write a logic ‘0’ state to the given memory cell 550, the respective bit line BL(m+1) 525 can be biased at a bit line write potential (e.g., VBLW), the respective one of the pair of source lines SLE(m+1) 540 can be biased at ground (e.g., 0), and the other one of the pair of source lines SLO(m+1) 545 can also be biased at the bit line write potential (e.g., VBLW) or other potential that will prevent the cell 555 on the other one of the pair of source lines from being written to. When the respective word line WL(n) 510 is biased at a word line write potential (e.g., VWLW) a resulting current flowing through the MTJ of the cell 550 will cause the free magnetic layer into a state corresponding to a logic ‘0’ state. However, the other one of the pair of source lines SLO(m+1) 545 biased at the bit line write potential (e.g., VBLR) or other appropriate potential voltage will prevent current from flowing through the MTJ of the other cell 555 coupled to the other one of the pair of bit lines BL(m+1) 525.
To write a logic ‘1’ state to the given memory cell 550, the respective bit line BL(m+1) 525 can be biased at ground (e.g., 0), the respective one of the pair of source lines SLE(m+1) 540 can be biased at a source line write potential (e.g., VSLW), and the other one of the pair of source lines SLO(m+1) 545 can be biased at ground (e.g., 0). When the respective word line WL(n) 510 is biased at a word line write potential (e.g., VWLW) a resulting current flowing through the MTJ of the cell 550 will cause the free magnetic layer into a state corresponding to a logic ‘1’ state.
In another example, the control circuit 360 can be configured to control the word line driver circuit 330 and the bit line and source line driver circuit 340 in accordance with Table 2 to read and write data to and from the memory cell array 310. To read data from a given memory cell 550, the respective bit line BL(m+1) 525 can be biased at ground (e.g., 0), the respective one of the pair of source lines SLE(m+1) 540 can be biased at a bit line read potential (e.g., VBLR) and the other one of the pair of source lines SLO(m+1) 545 can also be biased at ground (e.g., 0). When the respective word line WL(n) 510 is biased at a word line read potential (e.g., VWLR) a current proportional to the resistance of the MTJ of the given cell 550 will flow from the respective one of the pair of source lines SLE(m+1) 545 to the respective bit line BL(m+1). In such case, the current sensed on the respective source line SLE(m+1) 545 can indicate the state of the selected cell 550.
To write a logic ‘0’ state to the given memory cell 550, the respective bit line BL(m+1) 525 can be biased at a bit line write potential (e.g., VBLW), the respective one of the pair of source lines SLE(m+1) 540 can be biased at ground (e.g., 0), and the other one of the pair of source lines SLO(m+1) 545 can also be biased at the bit line write potential (e.g., VBLW) or other potential that will prevent the cell 555 on the other one of the pair of source lines from being written to. When the respective word line WL(n) 510 is biased at a word line write potential (e.g., VWLW) a resulting current flowing through the MTJ of the cell 550 will cause the free magnetic layer into a state corresponding to a logic ‘0’ state. However, the other one of the pair of source lines SLO(m+1) 545 biased at the bit line write potential (e.g., VBLR) or other appropriate potential voltage will prevent current from flowing through the MTJ of the other cell 555 coupled to the respective bit lines BL(m+1) 525.
To write a logic ‘1’ state to the given memory cell 550, the respective bit line BL(m+1) 525 can be biased at ground (e.g., 0), the respective one of the pair of source lines SLE(m+1) 540 can be biased at a source line write potential (e.g., VSLW), and the other one of the pair of source lines SLO(m+1) 545 can be biased at ground (e.g., 0). When the respective word line WL(n) 510 is biased at a word line write potential (e.g., VWLW) a resulting current flowing through the MTJ of the cell 550 will cause the free magnetic layer into a state corresponding to a logic ‘1’ state.
The above described read and write operations can be extended to embodiments wherein three or more columns of memory cells are coupled to a respective bit line, by counter biasing the one or more unselected source lines as appropriate.
Embodiments of the present technology advantageously reduce the number of bit lines in the memory cell array. In accordance with embodiments of the present technology, the one or more unselected source lines for the respective selected bit line can be counter biased to read from a given memory cell and writing a ‘0’ state to the given memory cell, for bit line sense configurations. In source line sense configurations, the one or more unselected source lines for the respective bit line can be counter biased for writing a ‘0’ state to the given memory cell. By reducing the number of bit lines, the pitch of the bit lines (e.g., bit line width and/or spacing between the bit lines) can advantageously be increased, Increasing the width of the bit lines can advantageously reduce the resistance in the bit lines. However, it may be advantageous to compensate for the reduction in bit line resistance so that the resistance of the bit lines and source lines more closely match each other. By reducing the number of bit lines, the density of the memory cells in the array can also be advantageously increased. By reducing the number of bit lines, the length of the word lines in the memory cell array can also be advantageously reduced, which can also advantageously reduce the resistance in the word lines.
The foregoing descriptions of specific embodiments of the present technology have been presented for purposes of illustration and description. They are not intended to be exhaustive or to limit the invention to the precise forms disclosed, and obviously many modifications and variations are possible in light of the above teaching. The embodiments were chosen and described in order to best explain the principles of the present technology and its practical application, to thereby enable others skilled in the art to best utilize the present technology and various embodiments with various modifications as are suited to the particular use contemplated. It is intended that the scope of the invention be defined by the claims appended hereto and their equivalents.
Number | Name | Date | Kind |
---|---|---|---|
5541868 | Prinz | Jul 1996 | A |
5629549 | Johnson | May 1997 | A |
5640343 | Gallagher et al. | Jun 1997 | A |
5654566 | Johnson | Aug 1997 | A |
5691936 | Sakakima et al. | Nov 1997 | A |
5695846 | Lange et al. | Dec 1997 | A |
5695864 | Slonczewski | Dec 1997 | A |
5732016 | Chen et al. | Mar 1998 | A |
5856897 | Mauri | Jan 1999 | A |
5896252 | Kanai | Apr 1999 | A |
5966323 | Chen et al. | Oct 1999 | A |
6016269 | Peterson et al. | Jan 2000 | A |
6055179 | Koganei et al. | Apr 2000 | A |
6097579 | Gill | Aug 2000 | A |
6124711 | Tanaka et al. | Sep 2000 | A |
6134138 | Lu et al. | Oct 2000 | A |
6140838 | Johnson | Oct 2000 | A |
6154139 | Kanai et al. | Nov 2000 | A |
6172902 | Wegrowe et al. | Jan 2001 | B1 |
6233172 | Chen et al. | May 2001 | B1 |
6243288 | Ishikawa et al. | Jun 2001 | B1 |
6252798 | Satoh et al. | Jun 2001 | B1 |
6256223 | Sun | Jul 2001 | B1 |
6292389 | Chen et al. | Sep 2001 | B1 |
6347049 | Childress et al. | Feb 2002 | B1 |
6376260 | Chen et al. | Apr 2002 | B1 |
6385082 | Abraham et al. | May 2002 | B1 |
6436526 | Odagawa et al. | Aug 2002 | B1 |
6458603 | Kersch et al. | Oct 2002 | B1 |
6493197 | Ito et al. | Dec 2002 | B2 |
6522137 | Sun et al. | Feb 2003 | B1 |
6532164 | Redon et al. | Mar 2003 | B2 |
6538918 | Swanson et al. | Mar 2003 | B2 |
6545906 | Savtchenko et al. | Apr 2003 | B1 |
6563681 | Sasaki et al. | May 2003 | B1 |
6566246 | deFelipe et al. | May 2003 | B1 |
6603677 | Redon et al. | Aug 2003 | B2 |
6653153 | Doan et al. | Nov 2003 | B2 |
6654278 | Engel et al. | Nov 2003 | B1 |
6677165 | Lu et al. | Jan 2004 | B1 |
6710984 | Yuasa et al. | Mar 2004 | B1 |
6713195 | Wang et al. | Mar 2004 | B2 |
6714444 | Huai et al. | Mar 2004 | B2 |
6744086 | Daughton et al. | Jun 2004 | B2 |
6750491 | Sharma et al. | Jun 2004 | B2 |
6765824 | Kishi et al. | Jul 2004 | B2 |
6772036 | Eryurek et al. | Aug 2004 | B2 |
6773515 | Li et al. | Aug 2004 | B2 |
6777730 | Daughton et al. | Aug 2004 | B2 |
6812437 | Levy et al. | Nov 2004 | B2 |
6829161 | Huai et al. | Dec 2004 | B2 |
6835423 | Chen et al. | Dec 2004 | B2 |
6838740 | Huai et al. | Jan 2005 | B2 |
6842317 | Sugita et al. | Jan 2005 | B2 |
6847547 | Albert et al. | Jan 2005 | B2 |
6887719 | Lu et al. | May 2005 | B2 |
6888742 | Nguyen et al. | May 2005 | B1 |
6902807 | Argoitia et al. | Jun 2005 | B1 |
6906369 | Ross et al. | Jun 2005 | B2 |
6920063 | Huai et al. | Jul 2005 | B2 |
6933155 | Albert et al. | Aug 2005 | B2 |
6958927 | Nguyen et al. | Oct 2005 | B1 |
6967863 | Huai | Nov 2005 | B2 |
6980469 | Kent et al. | Dec 2005 | B2 |
6985385 | Nguyen et al. | Jan 2006 | B2 |
6992359 | Nguyen et al. | Jan 2006 | B2 |
6995962 | Saito et al. | Feb 2006 | B2 |
7002839 | Kawabata et al. | Feb 2006 | B2 |
7005958 | Wan | Feb 2006 | B2 |
7006375 | Covington | Feb 2006 | B2 |
7009877 | Huai et al. | Mar 2006 | B1 |
7041598 | Sharma | May 2006 | B2 |
7045368 | Hong et al. | May 2006 | B2 |
7170778 | Kent et al. | Jan 2007 | B2 |
7190611 | Nguyen et al. | Mar 2007 | B2 |
7203129 | Lin et al. | Apr 2007 | B2 |
7227773 | Nguyen et al. | Jun 2007 | B1 |
7262941 | Li et al. | Aug 2007 | B2 |
7307876 | Kent et al. | Dec 2007 | B2 |
7335960 | Han et al. | Feb 2008 | B2 |
7351594 | Bae et al. | Apr 2008 | B2 |
7352021 | Bae et al. | Apr 2008 | B2 |
7376006 | Bednorz et al. | May 2008 | B2 |
7449345 | Horng et al. | Nov 2008 | B2 |
7476919 | Hong et al. | Jan 2009 | B2 |
7573737 | Kent et al. | Aug 2009 | B2 |
7619431 | DeWilde et al. | Nov 2009 | B2 |
7911832 | Kent et al. | Mar 2011 | B2 |
7936595 | Han et al. | May 2011 | B2 |
7986544 | Kent et al. | Jul 2011 | B2 |
8279666 | Dieny et al. | Oct 2012 | B2 |
8334213 | Mao | Dec 2012 | B2 |
8363465 | Kent et al. | Jan 2013 | B2 |
8492881 | Kuroiwa et al. | Jul 2013 | B2 |
8535952 | Ranjan et al. | Sep 2013 | B2 |
8574928 | Satoh et al. | Nov 2013 | B2 |
8617408 | Balamane | Dec 2013 | B2 |
8716817 | Saida | May 2014 | B2 |
8737137 | Choy et al. | May 2014 | B1 |
9025367 | Lin | May 2015 | B1 |
9082888 | Kent et al. | Jul 2015 | B2 |
9263667 | Pinarbasi | Feb 2016 | B1 |
9406876 | Pinarbasi | Aug 2016 | B2 |
9583166 | Gharia | Feb 2017 | B2 |
9853206 | Pinarbasi | Dec 2017 | B2 |
10163479 | Berger | Dec 2018 | B2 |
20020090533 | Zhang et al. | Jul 2002 | A1 |
20020105823 | Redon et al. | Aug 2002 | A1 |
20030117840 | Sharma et al. | Jun 2003 | A1 |
20030151944 | Saito | Aug 2003 | A1 |
20030197984 | Inomata et al. | Oct 2003 | A1 |
20030218903 | Luo | Nov 2003 | A1 |
20040012994 | Slaughter et al. | Jan 2004 | A1 |
20040061154 | Huai et al. | Apr 2004 | A1 |
20040094785 | Zhu et al. | May 2004 | A1 |
20040130936 | Nguyen et al. | Jul 2004 | A1 |
20040257717 | Sharma et al. | Dec 2004 | A1 |
20050041342 | Huai et al. | Feb 2005 | A1 |
20050051820 | Stojakovic et al. | Mar 2005 | A1 |
20050063222 | Huai et al. | Mar 2005 | A1 |
20050104101 | Sun et al. | May 2005 | A1 |
20050128842 | Wei | Jun 2005 | A1 |
20050136600 | Huai | Jun 2005 | A1 |
20050158881 | Sharma | Jul 2005 | A1 |
20050180202 | Huai et al. | Aug 2005 | A1 |
20050184839 | Nguyen et al. | Aug 2005 | A1 |
20050201023 | Huai et al. | Sep 2005 | A1 |
20050237787 | Huai et al. | Oct 2005 | A1 |
20050280058 | Pakala et al. | Dec 2005 | A1 |
20060018057 | Huai | Jan 2006 | A1 |
20060049472 | Diao et al. | Mar 2006 | A1 |
20060087880 | Mancoff et al. | Apr 2006 | A1 |
20060092696 | Bessho | May 2006 | A1 |
20060132990 | Morise et al. | Jun 2006 | A1 |
20060227465 | Inokuchi et al. | Oct 2006 | A1 |
20070019337 | Apalkov et al. | Jan 2007 | A1 |
20070242501 | Hung et al. | Oct 2007 | A1 |
20080043514 | Ueda | Feb 2008 | A1 |
20080049488 | Rizzo | Feb 2008 | A1 |
20080112094 | Kent et al. | May 2008 | A1 |
20080151614 | Guo | Jun 2008 | A1 |
20080259508 | Kent et al. | Oct 2008 | A2 |
20080297292 | Viala et al. | Dec 2008 | A1 |
20090046501 | Ranjan et al. | Feb 2009 | A1 |
20090072185 | Raksha et al. | Mar 2009 | A1 |
20090091037 | Assefa et al. | Apr 2009 | A1 |
20090098413 | Kanegae | Apr 2009 | A1 |
20090161421 | Cho et al. | Jun 2009 | A1 |
20090209102 | Zhong et al. | Aug 2009 | A1 |
20090231909 | Dieny et al. | Sep 2009 | A1 |
20100124091 | Cowburn | May 2010 | A1 |
20100193891 | Wang et al. | Aug 2010 | A1 |
20100246254 | Prejbeanu et al. | Sep 2010 | A1 |
20100271870 | Zheng et al. | Oct 2010 | A1 |
20100290275 | Park et al. | Nov 2010 | A1 |
20110032645 | Noel et al. | Feb 2011 | A1 |
20110058412 | Zheng et al. | Mar 2011 | A1 |
20110089511 | Keshtbod et al. | Apr 2011 | A1 |
20110133298 | Chen et al. | Jun 2011 | A1 |
20120052258 | Op DeBeeck et al. | Mar 2012 | A1 |
20120069649 | Ranjan et al. | Mar 2012 | A1 |
20120280336 | Watts | Jun 2012 | A1 |
20120181642 | Prejbeanu et al. | Jul 2012 | A1 |
20120188818 | Ranjan et al. | Jul 2012 | A1 |
20120280339 | Zhang et al. | Nov 2012 | A1 |
20120294078 | Kent et al. | Nov 2012 | A1 |
20120299133 | Son et al. | Nov 2012 | A1 |
20130001506 | Sato et al. | Jan 2013 | A1 |
20130001652 | Yoshikawa et al. | Jan 2013 | A1 |
20130021841 | Zhou et al. | Jan 2013 | A1 |
20130244344 | Malmhall et al. | Sep 2013 | A1 |
20130267042 | Satoh et al. | Oct 2013 | A1 |
20130270661 | Yi et al. | Oct 2013 | A1 |
20130307097 | Yi et al. | Nov 2013 | A1 |
20130341801 | Satoh et al. | Dec 2013 | A1 |
20140009994 | Parkin et al. | Jan 2014 | A1 |
20140042571 | Gan et al. | Feb 2014 | A1 |
20140070341 | Beach et al. | Mar 2014 | A1 |
20140103472 | Kent et al. | Apr 2014 | A1 |
20140169085 | Wang et al. | Jun 2014 | A1 |
20140177316 | Otsuka et al. | Jun 2014 | A1 |
20140217531 | Jan | Aug 2014 | A1 |
20140252439 | Guo | Sep 2014 | A1 |
20140264671 | Chepulskyy et al. | Sep 2014 | A1 |
20140340958 | Gharia | Nov 2014 | A1 |
20150056368 | Wang et al. | Feb 2015 | A1 |
20160087193 | Pinarbasi et al. | Mar 2016 | A1 |
20160163973 | Pinarbasi | Jun 2016 | A1 |
20160372518 | Li | Dec 2016 | A1 |
20160372656 | Pinarbasi | Dec 2016 | A1 |
20170047107 | Berger | Feb 2017 | A1 |
Number | Date | Country |
---|---|---|
2766141 | Jan 2011 | CA |
105706259 | Jun 2016 | CN |
1345277 | Sep 2003 | EP |
2817998 | Jun 2002 | FR |
2832542 | May 2003 | FR |
2910716 | Jun 2008 | FR |
H10-004012 | Jan 1998 | JP |
H11-120758 | Apr 1999 | JP |
H11-352867 | Dec 1999 | JP |
2001-195878 | Jul 2001 | JP |
2002-261352 | Sep 2002 | JP |
2002-357489 | Dec 2002 | JP |
2003-318461 | Nov 2003 | JP |
2005-044848 | Feb 2005 | JP |
2005-150482 | Jun 2005 | JP |
2005-535111 | Nov 2005 | JP |
2006128579 | May 2006 | JP |
2008-524830 | Jul 2008 | JP |
2009-027177 | Feb 2009 | JP |
2013-012546 | Jan 2013 | JP |
2014-039061 | Feb 2014 | JP |
5635666 | Dec 2014 | JP |
2015-002352 | Jan 2015 | JP |
10-2014-015246 | Sep 2014 | KR |
2009-080636 | Jul 2009 | WO |
2011-005484 | Jan 2011 | WO |
2014-062681 | Apr 2014 | WO |
Number | Date | Country | |
---|---|---|---|
20190198078 A1 | Jun 2019 | US |