Maintaining mobility improvement and short channel control as microelectronic device dimensions scale past the 15 nm node provides a challenge in device fabrication. Nanowires used to fabricate devices provide improved short channel control. For example, silicon germanium (SixGe1-x) nanowire channel structures (where x<0.5) provide mobility enhancement at respectable Eg, which is suitable for use in many conventional products which utilize higher voltage operation. Furthermore, silicon germanium (SixGe1-x) nanowire channels (where x>0.5) provide mobility enhanced at lower Egs (suitable for low voltage products in the mobile/handheld domain, for example.
While the specification concludes with claims particularly pointing out and distinctly claiming certain embodiments, the advantages of the various embodiments can be more readily ascertained from the following description of the embodiments when read in conjunction with the accompanying drawings in which:
In the following detailed description, reference is made to the accompanying drawings that show, by way of illustration, the specific embodiments which may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the embodiments. It is to be understood that the various embodiments, although different, are not necessarily mutually exclusive. For example, a particular feature, structure, or characteristic described herein, in connection with one embodiment, may be implemented within other embodiments without departing from their spirit and scope. In addition, it is to be understood that the location or arrangement of individual elements within each disclosed embodiment may be modified without departing from their spirit and scope. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the embodiments is defined only by the appended claims, appropriately interpreted, along with the full range of equivalents to which the claims are entitled. In the drawings, like numerals refer to the same or similar functionality throughout the several views.
Methods and associated structures of forming and utilizing microelectronic structures, such as nanowire device structures, are described. Those methods and structures may include forming a nanowire device comprising a substrate comprising source/drain structures comprising nanowires between the source/drain structures, wherein the nanowire channel structures are vertically stacked above each other. Various embodiments included herein enable mobility improvement and short channel control as device dimensions scale past the 15 nm node. Embodiments further enable enhanced isolation of channels from the substrate, mitigation of the capacitance associated with spacer-gap separation, and vertical architecture scaling with nanowires.
In an embodiment, the epitaxial stack 120 of silicon germanium/silicon/silicon germanium/silicon may be patterned using conventional patterning/etching techniques (
In an embodiment, the fin structures 107 may comprise a dual channel portion of a gate all around (GAA) nanowire device. The number of channels in the device will depend on the numbers of layers in the fin structures 107. The fin structures 107 may comprise nanowire structures. Spacers 106 may be formed on and across the fin structures 107 and may be disposed orthogonally with respect to the fin structures 107 (
In an embodiment, a gate electrode material 108 may be formed within/between spacers 106, and may be formed around portions of the fin structures 107 located between the spacers 106. In an embodiment the gate electrode material may be formed around portions of the fin structures 107, and the spacers 106 formed on either side of the gate. The gate 108 may comprise polysilicon, in some cases, and may comprise a sacrificial gate structure 108. In an embodiment, a portion of the fin structure 107 may be removed from the substrate 100 to expose source/drain regions 109 (
In an embodiment, silicon or silicon germanium source drain structures 110 may be grown utilizing epitaxial growth techniques in the source/drain regions 109 (
The tip and source/drain junction can be engineered by combining epitaxial layers doped with different dopant species and concentration. For example, when silicon germanium source/drains are utilized to add strain in a silicon channel for a PMOS devices, a silicon etch stop layer/tip 112 may be grown first before the source/drain silicon germanium epitaxial structures 110 are grown, to avoid etching in the source/drain regions 110 during a subsequent silicon germanium etch (
An interlayer dielectric (ILD) may be formed on the substrate 100 (not shown) over the source/drain structures 110 and the gate 108. and spacers 106. A top portion of the sacrificial poly gate 108 may be opened by chemical mechanical polish (CMP), in an embodiment. The sacrificial gate electrode material 108 may then be removed from between the spacer materials 106 (
In another embodiment, the silicon germanium layers 102, 102′ may be selectively removed from the fin structure 107 and from sidewalls to open a gap 113 between the silicon channel layers 104, 104′ (
A gate dielectric material 115 may be formed to surround the channel region between the spacers 106. In an embodiment, the gate dielectric material 115 may comprise a high k gate electrode material, wherein the dielectric constant may comprise a value greater than about 4. In an embodiment, the gate dielectric material 115 may be formed conformally all around the silicon nanowire structures 104, 104′ between the spacers 106 (
A gate electrode material 117 may then be formed around the gate dielectric material 115 (
In an embodiment, an NMOS and/or a PMOS device may be formed.
In some cases, a device utilizing silicon germanium channel structures (such as those depicted in
Embodiments herein enable the fabrication of self-aligned gate-all-around (GAA) silicon and silicon germanium channel transistor structures and devices. Nanowire channel devices exhibit lower sub-threshold leakage due to short channel effect (SCE) reduction. Implementation of GAA SiGe high mobility channel device, for example suppress SCE effects. (GAA) devices can maximize the electrostatic gate control to the channel.
In an embodiment, devices fabricated according to the various embodiments herein may be provided with enhanced substrate isolation. Referring to
For example,
In an embodiment, there may be a gap 311 in a spacer 306 left by the removal of silicon regions of a nanowire stack 307 (
For example, a Gd2O3 can be grown epitaxially on (111) silicon, and silicon germanium can then be grown on top of the Gd2O3 to build up a multilayer stack on the substrate that can be etched into fin structures 307, that may be subsequently formed into silicon germanium wires. In another embodiment, cerium oxide may be grown on (111) silicon (or alternatively on (100) silicon) to form the multilayer stack. With an oxide/semiconductor/oxide stack there is the option to not etch, partially etch, or fully etch the oxide material 302, 302′ of the fin structure 307 (
In another embodiment, the gap 311 in the spacers that is adjacent to the fin structures (depicted in
In another embodiment, the gap 311 may be filled by exploiting the anisotropy of silicon etches to minimize the etch out of the silicon during the removal step from the stack 307. For example, a (110) wafer may be used with a channel along <111>. This structure will have slow-etching (111) planes facing the source/drain structures 310, thus limiting undercut. The wet etch selected here must also etch SiGe more slowly than Si, leaving a partially etched SiGe nanowire after removing all of the silicon between the SiGe nanowires. Thus, an anisotropic etch may be used to minimize lateral etching inside the spacer 306, wherein the etch chemistry is highly selective to silicon and not selective to silicon germanium.
In an embodiment, vertical architecture scaling may be achieved utilizing nanowires. In an embodiment, silicon germanium or silicon may be epitaxially grown from a substrate into a trench, and then oxidation or etching processes, for example, may be used to separate fin structures into nanowires, wherein the nanowires may be stacked vertically upon each other. In an embodiment, oxidation for the entire wire, wherein the source/drain region starts out as layers of SiGe (or Si) and oxide) may be performed. Alternating oxide 404 and nitride layers 402 (more layers may be used to form more wires) may be formed on a silicon substrate 401 (
The fins 410 may be oxidized to define nanowires (
To ease the lithography concerns of patterning the nanowires, a spacer process can be used. Here, side portions of the Si or SiGe fin 410 may be exposed (while a top portion may be covered by a hard mask 421, such as SiC, for example) by etching the nitride surrounding it and a spacer 420 is formed by a combination of isotropic deposition and anisotropic etching (
In another embodiment, an anisotropic wet etching separates the fins into wires as shown in
Vertical scaling of nanowires may be achieved. Since phonon scattering may limit the nanowire size to about 7 nm, this may limit the long term scaling of such devices. One solution is to construct the devices vertically, with either the N or P channel located in a bottom wire and the other channel located in a top wire. In an embodiment, an N+ substrate may be used for Vss. In another embodiment, top and bottom contacts may be misaligned. In another embodiment, wires with left and right wings may be formed.
Nanowires with GAA offer improvement over GAA non-nanowire structures, as well as fins, and trigate structures. The use of lateral nanowires with replacement metal-gate (RMG), gate-all-around processing is a logical extension of the roadmap from planar with RMG, to fins with RMG. Gate-all-around (GAA) nanowire structures offer the potential for improved short channel control over GAA non-nanowire structures and fins. Improved Isolation of the bottom wire in a silicon or silicon germanium nanowire structure from the substrate may be achieved according to embodiments herein.
Density scaling when the smallest nanowire size is limited to >˜7 nm due to phonon scattering may be enabled. Lateral nanowire structures for both silicon and silicon germanium may be incorporated with replacement metal-gate architecture and manufacturing-compatible fabrication techniques for the wires modified from those developed for trigate structures. Vertical architecture scaling with nanowires is enabled. Building circuits in the transistor layer itself using nanowires is enabled herein.
One or more of the components shown in system 600 may include one or more nanowire devices of the various embodiments included herein. For example, processor 610, or memory device 620, or at least a portion of I/O controller 650, or a combination of these components may include in an integrated circuit package that includes at least one embodiment of the structures herein.
These elements perform their conventional functions well known in the art. In particular, memory device 620 may be used in some cases to provide long-term storage for the executable instructions for a method for forming structures in accordance with some embodiments, and in other embodiments may be used to store on a shorter term basis the executable instructions of a method for forming structures in accordance with embodiments during execution by processor 710. In addition, the instructions may be stored, or otherwise associated with, machine accessible mediums communicatively coupled with the system, such as compact disk read only memories (CD-ROMs), digital versatile disks (DVDs), and floppy disks, carrier waves, and/or other propagated signals, for example. In one embodiment, memory device 620 may supply the processor 610 with the executable instructions for execution.
System 600 may include computers (e.g., desktops, laptops, hand-helds, servers, Web appliances, routers, etc.), wireless communication devices (e.g., cellular phones, cordless phones, pagers, personal digital assistants, etc.), computer-related peripherals (e.g., printers, scanners, monitors, etc.), entertainment devices (e.g., televisions, radios, stereos, tape and compact disc players, video cassette recorders, camcorders, digital cameras, MP3 (Motion Picture Experts Group, Audio Layer 3) players, video games, watches, etc.), and the like.
Although the foregoing description has specified certain steps and materials that may be used in the embodiments, those skilled in the art will appreciate that many modifications and substitutions may be made. Accordingly, it is intended that all such modifications, alterations, substitutions and additions be considered to fall within the spirit and scope of the embodiments as defined by the appended claims. In addition, it is appreciated that various microelectronic structures, such as transistor devices, are well known in the art. Therefore, the Figures provided herein illustrate only portions of an exemplary microelectronic structure that pertains to the practice of the embodiments. Thus the embodiments are not limited to the structures described herein.
This is a Continuation of U.S. patent application Ser. No. 15/410,649, filed Jan. 19, 2017, which is a Continuation of U.S. patent application Ser. No. 14/789,856, filed Jul. 1, 2015, now U.S. Pat. No. 9,595,581 issued Mar. 14, 2017, which is Divisional of application Ser. No. 14/274,592, filed May 9, 2014, now U.S. Pat. No. 9,129,829, issued Sep. 8, 2015, which a Divisional of U.S. patent application Ser. No. 12/958,179, filed Dec. 1, 2010, now U.S. Pat. No. 8,753,942, issued Jun. 17, 2014 which are hereby incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
6770516 | Wu et al. | Aug 2004 | B2 |
6855588 | Liao et al. | Feb 2005 | B1 |
7026199 | Lee | Apr 2006 | B2 |
7074662 | Lee et al. | Jul 2006 | B2 |
7402483 | Yun et al. | Jul 2008 | B2 |
7892945 | Bedell et al. | Feb 2011 | B2 |
8084308 | Chang et al. | Dec 2011 | B2 |
8753942 | Kuhn et al. | Jun 2014 | B2 |
20040217434 | Lee et al. | Nov 2004 | A1 |
20040262690 | Coronel et al. | Dec 2004 | A1 |
20050023619 | Orlowski et al. | Feb 2005 | A1 |
20050093067 | Yeo | May 2005 | A1 |
20050095793 | Lee | May 2005 | A1 |
20050266645 | Park | Dec 2005 | A1 |
20060024874 | Yun et al. | Feb 2006 | A1 |
20060216897 | Lee et al. | Sep 2006 | A1 |
20060292781 | Lee | Dec 2006 | A1 |
20070004124 | Suk et al. | Jan 2007 | A1 |
20070017439 | Xianyu et al. | Jan 2007 | A1 |
20070196973 | Park | Aug 2007 | A1 |
20080017934 | Kim et al. | Jan 2008 | A1 |
20080121932 | Ranade | May 2008 | A1 |
20080135949 | Lo et al. | Jun 2008 | A1 |
20080179664 | Rao | Jul 2008 | A1 |
20080237575 | Jin et al. | Oct 2008 | A1 |
20080251381 | Shibata et al. | Oct 2008 | A1 |
20080277691 | Ernst et al. | Nov 2008 | A1 |
20090065853 | Hanafi | Mar 2009 | A1 |
20090072276 | Inaba | Mar 2009 | A1 |
20090170251 | Jin | Jul 2009 | A1 |
20100193770 | Bangsaruntip | Aug 2010 | A1 |
20100207208 | Bedell et al. | Aug 2010 | A1 |
20100264497 | Cheng et al. | Oct 2010 | A1 |
20100295021 | Chang et al. | Nov 2010 | A1 |
20100297816 | Bedell et al. | Nov 2010 | A1 |
20110012090 | Chang et al. | Jan 2011 | A1 |
20110031473 | Singh et al. | Feb 2011 | A1 |
20110073842 | Liu et al. | Mar 2011 | A1 |
20110127610 | Lee | Jun 2011 | A1 |
20110233522 | Cohen | Sep 2011 | A1 |
20110278543 | Bangsaruntip et al. | Nov 2011 | A1 |
20110278676 | Cheng | Nov 2011 | A1 |
20120129354 | Luong | May 2012 | A1 |
20120138886 | Kuhn | Jun 2012 | A1 |
20140252353 | Yamazaki | Sep 2014 | A1 |
20150090958 | Yang | Apr 2015 | A1 |
Number | Date | Country |
---|---|---|
1702843 | Nov 2005 | CN |
H10-144607 | May 1998 | JP |
2004-172178 | Jun 2004 | JP |
2004-336052 | Nov 2004 | JP |
2005-524987 | Sep 2005 | JP |
2005-340810 | Dec 2005 | JP |
2006-86188 | Mar 2006 | JP |
2008-277416 | Nov 2008 | JP |
2008-294412 | Dec 2008 | JP |
2009-094229 | Apr 2009 | JP |
2009-522760 | Jun 2009 | JP |
2012-518269 | Aug 2009 | JP |
2010-010473 | Jan 2010 | JP |
2010-501122 | Jan 2010 | JP |
WO 2005036651 | Apr 2005 | WO |
WO 2008036681 | Mar 2008 | WO |
WO 2008069765 | Jun 2008 | WO |
WO 2009-151001 | Dec 2009 | WO |
WO 2010003928 | Jan 2010 | WO |
WO 2009150999 | Nov 2011 | WO |
Entry |
---|
International Search Report and Written Opinion dated Jul. 27, 2012 for PCT/US2011/062059 filed Nov. 23, 2011. |
International Preliminary Search Report for International Patent Application No. PCT/US2011/062059 dated Jun. 13, 2013, 12 pgs. |
Notice of Allowance for Korean Patent Application No. 10-2018-7001483, dated May 18, 2018, 3 pages. |
Office Action for Korean Patent Application No. 10-2015-7034821 dated Mar. 10, 2017, 9 pgs., English translation. |
Notice of Last Preliminary Amendment (4 pages) from the Korean Intellectual Property Office (KIPO) dated Sep. 22, 2016 and English Translation (4 pages) thereof. |
Notice of Allowance from the Korean Intellectual Property Office, dated Mar. 20, 2017, 3 pgs. |
Notice of Preliminary Rejection (Non-Final} from the Korean Intellectual Property Office (KIPO) for Korean Patent Application No. 10-2015-7-17708 dated Oct. 7, 2015 and English Translation thereof. |
Notice of Allowance from the Korean Intellectual Property Office (KIPO) for Korean Patent Application No. 10-2014-7016438 dated Nov. 2, 2015, 3 pages. |
Notice of Preliminary Rejection from the Korean Patent Office dated Oct. 28, 2014, Korean Patent Application No. 10-2013-7014162 and English translation thereof. |
Decision to Grant for Japanese Patent Application No. 2015-145558, dated May 16, 2016, 3 pages. |
Extended European Search Report for European Patent No. 15166618. 7-1552 dated Oct. 9, 2015. |
Extended European Search Report for Application No. 11844167.4-1552/2647038, PCT/US2011/062059 and Supplementary European Search Report (Art. 153(7) EPC) dated Dec. 5, 2014, 6 pages. |
Notice of First Office Action from the Chinese Patent Office dated Apr. 8, 2015, Chinese Patent Application No. 2011800580340 and English Translation thereof. |
Notice of Second Office Action from the Chinese State Intellectual Property Office for Chinese Patent Application No. 201180058034.0 dated Dec. 7, 2015, 9 pages. |
Notice of Third Office Action from the Chinese State Intellectual Property Office for Chinese Patent Application No. 201180058034.0 dated Apr. 15, 2016 and English Translation thereof. |
Notice of Allowance (2 pages) from the Chinese Patent Office for Chinese Patent Application No. 201180058034.0 dated Sep. 9, 2016 and English Translation (2 pages) thereof. |
Office Action for Chinese Patent Application No. 201610421227.2, dated Mar. 19, 2019, 5 pgs. |
Office Action for Chinese Patent Application No. 201611050993.9, dated Jun. 11, 2019, 7 pgs. |
Office Action for European Patent Application No. 15166618.7, dated Apr. 11, 2019, 7 pgs. |
Office Action for Korean Patent Application No. 10-2019-7005693, dated Jun. 3, 2019, 3 pgs. |
Notice of Allowance from Japanese Patent Application No. 2018-195794, dated Feb. 4, 2020, 3 pgs. |
Office Action for Chinese Patent Application No. 201611050993.9, dated Nov. 18, 2019, 6pgs. |
Office Action for Japanese Patent Application No. 2013-541049 dated Jul. 29, 2014, 8 pgs., English translation. |
Office Action for Korean Patent Application No. 10-2013-7014162 dated Apr. 15, 2014, 5 pgs., English translation. |
Office Action for Korean Patent Application No. 10-2014-7016438 dated May 1, 2015, 6 pgs., English translation. |
Office Action for Korean Patent Application No. 10-2015-7034821 dated Mar. 22, 2016, 6 pgs., English translation. |
Office Action for Korean Patent Application No. 10-2017-7012675 dated Aug. 1, 2017, 2 pgs., English translation. |
Notice of Allowance for Korean Patent Application No. 10-2015-7017708 dated Mar. 11, 2016, 3 pgs., no English translation. |
Notice of Allowance for Korean Patent Application No. 10-2016-7013521 dated Sep. 25, 2017, 3 pgs., no English translation. |
Notice of Allowance for Korean Patent Application No. 10-2017-7012675 dated Oct. 16, 2017, 3 pgs., no English translation. |
Notice of Allowance for Korean Patent Application No. 10-2017-7016932 dated Oct. 13, 2017, 3 pgs., no English translation. |
Notice of Allowance for Korean Patent Application No. 10-2013-7014162, dated Apr. 22, 2015, 2pgs. |
Office Action from Japanese Patent Application No. 2017-107611, dated Mar. 14, 2018, 16 pages. |
Office Action for Japanese Patent Application No. 2015-145558, dated Aug. 31, 2016, 7 pgs. |
Office Action for Chinese Patent Application No. 201610421227.2, dated Jun. 28, 2018, 7 pages. |
Notice of Allowance for Japanese Patent Application No. 2017-107611, dated Sep. 18, 2018, 3pgs. |
Notice of Allowance for Korean Patent Application No. 10-2018-7024081, dated Nov. 23, 2018, 3 pgs. |
Office Action for Chinese Patent Application No. 201610421227.2, dated Jul. 24, 2019, 9pgs. |
Office Action for European Patent Application No. 11844167.4, dated Jul. 5, 2019, 6 pgs. |
Office Action for Japanese Patent Application No. 2013-541049, dated Mar. 24, 2015, 7 pgs. |
Office Action from Japanese Patent Application No. 2018-195794, dated Oct. 15, 2019, 13 pages. |
Office Action for Chinese Patent Application No. 201610421227.2, dated Nov. 18, 2019, 6pgs. |
Number | Date | Country | |
---|---|---|---|
20200227520 A1 | Jul 2020 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14274592 | May 2014 | US |
Child | 14789856 | US | |
Parent | 12958179 | Dec 2010 | US |
Child | 14274592 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15410649 | Jan 2017 | US |
Child | 16831692 | US | |
Parent | 14789856 | Jul 2015 | US |
Child | 15410649 | US |