Claims
- 1. A stackable layer having one or more sides comprising:a pre-formed integrated circuit chip having terminals; an interconnect assembly separately from said pre-formed integrated circuit chip; a plurality of conductive bumps connected to the terminals of the pre-formed integrated circuit chip, said interconnect assembly bonded to said prepared integrated circuit chip; a metalization electrically connecting the pre-formed integrated circuit chip to at least one of the one or more sides of the stackable layer; and a passivating layer disposed about said interconnect assembly and said pre-formed integrated circuit chip after said interconnect assembly and said pre-formed integrated circuit chip have been bonded together thereby forming into an integral structure.
- 2. The stackable layer of claim 1 wherein said interconnect assembly is formed on a releasable substrate.
- 3. The stackable layer of claim 1 wherein said interconnect assembly comprises at least one test pad in an interconnect layer, which at least one test pad can be accessed and electrically connected on opposing sides of said at least one test pad.
- 4. The stackable layer of claim 3 wherein said at least one test pad has gold on opposing sides of said test pad and sandwiched therebetween a conductive field metal.
- 5. The stackable layer of claim 3 wherein said interconnect assembly comprises a plurality of stacked interconnect layers and at least one test pad in said plurality of stacked interconnect layers, each of which at least one test pad in each interconnect layer can be accessed and electrically connected on opposing sides of said at least one test pad.
- 6. The stackable layer of claim 5 wherein said at least one test pad in said plurality of stacked interconnect layers forms at least one test pad in each layer having gold on a conductive field metal.
- 7. The stackable layer of claim 1 where said plurality of conductive bumps are connected to the terminals of the integrated circuit chip in order to make a connection to said terminals on said integrated circuit chip and further comprising a solder layer disposed on said conductive bump.
- 8. The stackable layer of claim 7 wherein said interconnect assembly comprises at least one test pad in said interconnect layer, which at least one test pad can be accessed and electrically connected on opposing sides of said test pad, and wherein said interconnect assembly is bonded to said pre-formed integrated circuit chip by a flip bond to said solder layer onto one side of said test pad.
- 9. The stackable layer of claim 1 where said passivating layer combines said interconnect assembly and said pre-formed integrated circuit chip into said integral structure and includes insulating material underfilling of said pre-formed integrated circuit chip to remove all voids between said pre-formed integrated circuit chip and said interconnect assembly.
- 10. The stackable layer of claim 9 where said passivating layer combines said interconnect assembly and said pre-formed integrated circuit chip into said integral structure and is comprised of a potting material.
- 11. The stackable layer of claim 10 wherein said pre-formed integrated circuit chip is accessed through an electrical connection to said at least one test pad through a surface thereof opposing said surface of said at least one test pad contacting a terminal of said prepared integrated circuit chip to test said pre-formed integrated circuit chip.
- 12. The stackable layer of claim 10 further comprising a plurality of interconnect assemblies and pre-formed integrated circuit chips that are bonded together to form a corresponding plurality of stackable layers, said stackable layers electrically connected via the metalization at the one or more sides of the stackable layer.
- 13. The stackable layer of claim 1 where said passivating layer combines said interconnect assembly and said pre-formed integrated circuit chip into said integral structure and is comprised of a potting material.
- 14. The stackable layer of claim 13 where said pre-formed integrated circuit chip is thinned after being potted.
- 15. The stackable layer of claim 1 further comprising a plurality of interconnect assemblies and pre-formed integrated circuit chips that are bonded together to form a corresponding plurality of stackable layers in which said interconnect assemblies are tested and a tested interconnect assembly is bonded to said pre-formed integrated circuit chip only if said interconnect assembly tested good.
- 16. The stackable layer of claim 15 where in said plurality of interconnect assemblies said interconnect assemblies are formed simultaneously in a wafer and where said plurality of pre-formed integrated circuit chips are individually bumped bonded to successfully tested ones of said interconnect assemblies.
Parent Case Info
This is a divisional of application Ser. No. 09/938,686, filed Oct. 30, 2001.
US Referenced Citations (3)
| Number |
Name |
Date |
Kind |
|
6235552 |
Kwon et al. |
May 2001 |
B1 |
|
6329832 |
Cobbley et al. |
Dec 2001 |
B1 |
|
6407459 |
Kwon et al. |
Jun 2002 |
B2 |