Claims
- 1. A structure comprising:
a first substrate having a dielectric layer disposed thereon; and a first strained semiconductor layer disposed in contact with the dielectric layer.
- 2. The structure of claim 1 wherein the strained semiconductor layer comprises at least one of a group II, a group III, a group IV, a group V, and a group VI element.
- 3. The structure of claim 2 wherein the strained semiconductor layer comprises silicon.
- 4. The structure of claim 3 wherein the strained semiconductor layer is substantially free of germanium, and any other layer disposed in contact with the strained semiconductor layer is substantially free of germanium.
- 5. The structure of claim 2 wherein the strained semiconductor layer comprises germanium.
- 6. The structure of claim 2 wherein the strained semiconductor layer comprises silicon germanium.
- 7. The structure of claim 2 wherein the strained semiconductor layer comprises gallium arsenide.
- 8. The structure of claim 2 wherein the strained semiconductor layer comprises indium phosphide.
- 9. The structure of claim 2 wherein the strained semiconductor layer comprises zinc selenide.
- 10. The structure of claim 1 wherein the strained semiconductor layer is tensilely strained.
- 11. The structure of claim 1 wherein the strained semiconductor layer is compressively strained.
- 12. The structure of claim 1 wherein the strained semiconductor layer comprises a strained portion and a relaxed portion.
- 13. The structure of claim 1, further comprising:
a second strained semiconductor layer in contact with the first strained semiconductor layer.
- 14. The structure of claim 13 wherein the first strained semiconductor layer is compressively strained and the second strained semiconductor layer is tensilely strained.
- 15. The structure of claim 13 wherein the first strained semiconductor layer is tensilely strained and the second strained semiconductor layer is compressively strained.
- 16. The structure of claim 1, further comprising:
a transistor including
a source region and a drain region disposed in a portion of the strained semiconductor layer; a gate disposed above the strained semiconductor layer and between the source and drain regions; and a gate dielectric layer disposed between the gate and the strained semiconductor layer.
- 17. The structure of claim 1 wherein the strained semiconductor layer has been formed on a second substrate, has been disposed in contact with the dielectric layer by bonding, and has a lower dislocation density than an initial dislocation density of the strained semiconductor layer as formed.
- 18. The structure of claim 17 wherein the initial dislocation density has been lowered by etching.
- 19. The structure of claim 1 wherein the strained semiconductor layer has been grown with an initial dislocation density and has a dislocation density less than the initial dislocation density.
- 20. The structure of claim 1 wherein the strained semiconductor layer has been formed by epitaxy.
- 21. The structure of claim 1 wherein the strained semiconductor layer has a thickness uniformity of better than approximately ±5%.
- 22. The structure of claim 1 wherein the strained layer has a thickness selected from a range of approximately 20 angstroms-1000 angstroms.
- 23. The structure of claim 1 wherein the strained layer has a surface roughness of less than approximately 20 angstroms.
- 24. The structure of claim 1 wherein the substrate comprises silicon.
- 25. The structure of claim 1 wherein the substrate comprises germanium.
- 26. The structure of claim 1 wherein the substrate comprises silicon germanium.
- 27. A structure comprising:
a relaxed substrate comprising a bulk material; and a strained layer disposed in contact with the relaxed substrate, wherein the strain of the strained layer is not induced by the underlying substrate and the strain is independent of a lattice mismatch between the strained layer and the relaxed substrate.
- 28. The structure of claim 27 wherein the bulk material comprises a first semiconductor material.
- 29. The structure of claim 27 wherein the strained layer comprises a second semiconductor material.
- 30. The structure of claim 29 wherein the bulk material comprises a first semiconductor material.
- 31. The structure of claim 30 wherein the first semiconductor material is essentially the same as the second semiconductor material.
- 32. The structure of claim 31 wherein the first semiconductor material and the second semiconductor material comprise silicon.
- 33. The structure of claim 27 wherein a lattice constant of the relaxed substrate is equal to a lattice constant of the strained layer in the absence of said strain.
- 34. The structure of claim 27 wherein the strain of the strained layer is greater than approximately 1×10−3.
- 35. The structure of claim 27 wherein the strained layer has been formed by epitaxy.
- 36. The structure of claim 27 wherein the strained layer has a thickness uniformity of better than approximately ±5%.
- 37. The structure of claim 27 wherein the strained layer has a thickness selected from a range of approximately 20 angstroms-1000 angstroms.
- 38. The structure of claim 27 wherein the strained layer has a surface roughness of less than approximately 20 angstroms.
- 39. The structure of claim 27, further comprising:
a transistor including
a source region and a drain region disposed in a portion of the strained semiconductor layer; a gate contact disposed above the strained semiconductor layer and between the source and drain regions; and a gate dielectric layer disposed between the gate contact and the strained semiconductor layer.
- 40. A structure comprising:
a substrate comprising a dielectric material; and a strained semiconductor layer disposed in contact with the dielectric material.
- 41. The structure of claim 40 wherein the dielectric material comprises sapphire.
- 42. The structure of claim 40 wherein the semiconductor layer has been formed on a second substrate, has been disposed in contact with the dielectric material by bonding, and has a lower dislocation density than an initial dislocation density of the semiconductor layer as formed.
- 43. The structure of claim 42 wherein the initial dislocation density has been lowered by etching.
- 44. The structure of claim 40 wherein the semiconductor layer has been formed by epitaxy.
- 45. A method for forming a structure, the method comprising:
providing a first substrate having a first strained semiconductor layer formed thereon; bonding the first strained semiconductor layer to an insulator layer disposed on a second substrate; and removing the first substrate from the first strained semiconductor layer, the strained semiconductor layer remaining bonded to the insulator layer.
- 46. The method of claim 45 wherein the strained semiconductor layer is tensilely strained.
- 47. The method of claim 45 wherein the strained semiconductor layer is compressively strained.
- 48. The method of claim 45 wherein the strained semiconductor layer comprises a surface layer after the removal of the first substrate.
- 49. The method of claim 45 wherein the strained semiconductor layer comprises a buried layer after the removal of the first substrate.
- 50. The method of claim 45 wherein removing the first substrate from the strained semiconductor layer comprises cleaving.
- 51. The method of claim 50 wherein cleaving comprises implantation of an exfoliation species through the strained semiconductor layer to initiate cleaving.
- 52. The method of claim 51 wherein the exfoliation species comprises at least one of hydrogen and helium.
- 53. The method of claim 50 wherein providing the first substrate comprises providing the first substrate having a second strained layer disposed between the substrate and the first strained layer, the second strained layer acting as a cleave plane during cleaving.
- 54. The method of claim 53 wherein the second strained layer comprises a compressively strained layer.
- 55. The method of claim 54 wherein the compressively strained layer comprises Si1−xGex.
- 56. The method of claim 45 wherein providing the first substrate comprises providing the first substrate having a relaxed layer disposed between the substrate and the first strained layer.
- 57. The method of claim 56, further comprising:
planarizing the relaxed layer prior to forming the first strained semiconductor layer.
- 58. The method of claim 57, further comprising:
after planarizing the relaxed layer, forming a relaxed semiconductor regrowth layer thereon.
- 59. The method of claim 45, further comprising:
forming a dielectric layer over the first strained semiconductor layer prior to bonding the first strained semiconductor layer to an insulator layer.
- 60. The method of claim 45 wherein removing the first substrate from the strained semiconductor layer comprises mechanical grinding.
- 61. The method of claim 45 wherein bonding comprises achieving a high bond strength at a low temperature.
- 62. The method of claim 61 wherein the bond strength is greater than or equal to about 1000 milliJoules/meter squared (mJ/m2).
- 63. The method of claim 61 wherein the temperature is less than approximately 600° C.
- 64. The method of claim 61 wherein bonding comprises plasma activation of a surface of the first semiconductor layer prior to bonding the first semiconductor layer.
- 65. The method of claim 64 wherein plasma activation comprises use of at least one of an ammonia (NH3), an oxygen (O2), an argon (Ar), and a nitrogen (N2) source gas.
- 66. The method of claim 61 wherein bonding comprises planarizing a surface of the first semiconductor layer prior to bonding the first semiconductor layer.
- 67. The method of claim 66 wherein planarizing comprises chemical-mechanical polishing.
- 68. The method of claim 45, further comprising:
relaxing a portion of the first strained semiconductor layer.
- 69. The method of claim 68 wherein the portion of the first strained semiconductor layer is relaxed by introducing a plurality of ions into the portion of the first strained semiconductor layer.
- 70. The method of claim of claim 45, further comprising:
forming a transistor by
forming a gate dielectric layer above a portion of the strained semiconductor layer; forming a gate contact above the gate dielectric layer; and forming a source region and a drain region in a portion of the strained semiconductor layer, proximate the gate dielectric layer.
- 71. A method for forming a structure, the method comprising:
providing a substrate having a relaxed layer disposed over a first strained layer, the relaxed layer inducing strain in the first strained layer; and removing at least a portion of the relaxed layer selectively with respect to the first strained layer.
- 72. The method of claim 71 wherein providing the substrate comprises bonding the first strained layer to the substrate.
- 73. The method of claim 72 wherein the first strained layer is bonded to an insulator layer disposed on the substrate.
- 74. The method of claim 71, further comprising:
before providing the substrate, forming the first strained layer over the relaxed layer on another substrate.
- 75. The method of claim 71 wherein the portion of the relaxed layer is removed by oxidation.
- 76. The method of claim 71 wherein the portion of the relaxed layer is removed by a wet chemical etch.
- 77. The method of claim 71 wherein the portion of the relaxed layer is removed by a dry etch.
- 78. The method of claim 71 wherein the portion of the relaxed layer is removed by chemical-mechanical polishing.
- 79. The method of claim 71, further comprising:
after removal of at least a portion of the relaxed layer, planarizing the strained layer.
- 80. The method of claim 79 wherein planarizing the strained layer comprises chemical-mechanical polishing.
- 81. The method of claim 79 wherein planarizing the strained layer comprises an anneal.
- 82. The method of claim 81 wherein the anneal is performed at a temperature greater than 800° C.
- 83. The method of claim 71 wherein providing the substrate comprises providing the substrate having an etch stop layer disposed between the relaxed layer and the strained layer.
- 84. The method of claim 83 wherein the etch stop layer is compressively strained.
- 85. The method of claim 83 wherein the strained layer comprises silicon, the relaxed layer comprises silicon germanium, and the etch stop layer comprises silicon germanium carbon.
- 86. The method of claim 83 wherein the relaxed layer comprises Si1−yGey, the etch stop layer comprises Si1−xGex, and x is greater than y.
- 87. The method of claim 86 wherein x is approximately 0.5 and y is approximately 0.2.
- 88. The method of claim 83 wherein the etch stop layer enables an etch selectivity to the relaxed layer of greater than 10:1.
- 89. The method of claim 88 wherein the etch stop layer enables an etch selectivity to the relaxed layer of greater than 100:1.
- 90. The method of claim 83 wherein the etch stop layer has a thickness selected from a range of about 20 angstroms to about 1000 angstroms.
- 91. The method of claim 71 wherein providing the substrate comprises forming the relaxed layer over a graded layer.
- 92. A method for forming a structure, the method comprising:
providing a first substrate having a dielectric layer disposed thereon; forming a semiconductor layer on a second substrate, the semiconductor layer having an initial misfit dislocation density; bonding the semiconductor layer to the dielectric layer; removing the second substrate, the semiconductor layer remaining bonded to the dielectric layer; and reducing the misfit dislocation density in the semiconductor layer.
- 93. The method of claim 92 wherein the misfit dislocation density is reduced by removing a portion of the semiconductor layer.
- 94. The method of claim 93 wherein the portion of the semiconductor layer is removed by etching.
- 95. The method of claim 93, further comprising:
after removing a portion of the semiconductor layer to reduce misfit dislocation density, forming a regrowth layer over the semiconductor layer without increasing misfit dislocation density.
- 96. The method of claim 95 wherein the regrowth layer is formed by epitaxy.
- 97. A method for forming a structure, the method comprising:
providing a first substrate having a dielectric layer disposed thereon; forming a semiconductor layer on a second substrate, the semiconductor layer having an initial misfit dislocation density; bonding the semiconductor layer to the dielectric layer; removing the second substrate, the semiconductor layer remaining bonded to the dielectric layer; and growing a regrowth layer over the semiconductor layer.
- 98. The method of claim 97 wherein the semiconductor layer and the regrowth layer comprise the same semiconductor material.
- 99. The method of claim 97 wherein the semiconductor layer and the regrowth layer together have a misfit dislocation density not greater than the initial misfit dislocation density.
- 100. A method for forming a structure, the method comprising:
providing a first substrate having a strained layer disposed thereon, the strained layer including a first semiconductor material; bonding the strained layer to a second substrate, the second substrate comprising a bulk material; and removing the first substrate from the strained layer, the strained layer remaining bonded to the bulk semiconductor material, wherein the strain of the strained layer is not induced by the second substrate and the strain is independent of lattice mismatch between the strained layer and the second substrate.
- 101. The method of claim 100 wherein the bulk material comprises a second semiconductor material.
- 102. The method of claim 101 wherein the first semiconductor material is substantially the same as the second semiconductor material.
- 103. The method of claim 100 wherein the second substrate comprises silicon.
- 104. The method of claim 100 wherein the strained semiconductor layer comprises silicon.
- 105. A method for forming a structure, the method comprising:
providing a first substrate having a semiconductor layer disposed over a strained layer; bonding the semiconductor layer to an insulator layer disposed on a second substrate; and removing the first substrate from the strained layer, the semiconductor layer remaining bonded to the insulator layer.
- 106. The method of claim 105 wherein the semiconductor layer is substantially relaxed.
- 107. The method of claim 105 wherein the semiconductor layer comprises at least one of a group II, a group III, a group IV, a group V, and a group VI element.
- 108. The method of claim 105 wherein the strained layer comprises at least one of a group II, a group III, a group IV, a group V, and a group VI element.
- 109. The method of claim 107 wherein the semiconductor layer comprises germanium and the strained layer comprises silicon.
RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application No. 60/386,968 filed Jun. 7, 2002 and U.S. Provisional Application No. 60/404,058 filed Aug. 15, 2002; the entire disclosures of both provisional applications are hereby incorporated by reference.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60386968 |
Jun 2002 |
US |
|
60404058 |
Aug 2002 |
US |