Claims
- 1. A method of identifying type, control line configuration, width, depth, access time, and burst feature of any one of a plurality of different synchronous memories, comprising the steps of:
- sensing for undervoltage across power supply terminals of a synchronous memory;
- writing word patterns into and reading word patterns out of said synchronous memory by way of most likely to be used address control lines of said synchronous memory through use of a nested loop process to verify address control lines of said synchronous memory;
- writing data into and reading data from said synchronous memory to verify a data path with said synchronous memory;
- determining width, depth, control line configurations, type, and access time of said synchronous memory through a nested loop access of tabular encodings of representative physical and operating parameters of said synchronous memory;
- detecting an occurrence of a burst feature by counting number of successful successive read cycles in reading a predefined word pattern in said synchronous memory; and
- identifying said synchronous memory from results of above steps of determining and detecting.
- 2. The method of claim 1 wherein in the step of sensing, overcurrent rather than undervoltage is sensed.
RELATED APPLICATIONS
This application is related to patent applications entitled "Synchronous Memory Identification System" and "Nested Loop Method Of Identifying Synchronous Memories". assigned to the assignee of this application, and filed concurrently herewith, and is a Divisional Application of Prior application Ser. No. 08/895,307, filed Jul. 16, 1997.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
5408435 |
McClure et al. |
Apr 1995 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
895307 |
Jul 1997 |
|