Claims
- 1. A portable synchronous memory test system for identifying the type, control line configuration, width, depth, and access time of any one synchronous memory of a plurality of different synchronous memories, which comprises:
- computer control means for executing program instructions, and supplying first timing control signals to said portable synchronous memory test system;
- memory test controller means in electrical communication with said computer control means for generating and issuing control signals to said any one synchronous memory;
- program delay line means in electrical communication with said computer control means and said memory test controller means for generating data latch strobes to implement a delay in finite steps between issuance of a read command by said memory test controller means to said any one synchronous memory and a reading of test patterns from said any one synchronous memory to determine an access time of said any one synchronous memory;
- data latch means in electrical communication with said computer control means, said memory test controller means, and said program delay line means and receiving said data latch strobes, for accommodating data writes into and reads from said any one synchronous memory;
- power supply means in electrical communication with said any one synchronous memory, said computer control means, said memory test controller means, said program delay line means, and said data latch means, for turning power to said any one synchronous memory on and off, and for providing a voltage bouncing input to said any one synchronous memory; and
- memory means in electrical communication with said computer control means, said memory test controller means, said program delay line means, said data latch means, and said power supply means, and having stored therein test patterns of control line configurations, and program instructions for executing a nested loop process to write said test patterns into said any one synchronous memory to evoke responses identifying part type, width, depth, and control line configuration of said any one synchronous memory.
- 2. The portable synchronous memory test system of claim 1, wherein virtual addresses of a size up to 256M words are converted to synchronous memory physical addresses ranging from 12 to 14 row address lines and from 8 to 14 column address lines.
- 3. The portable synchronous memory test system of claim 1, wherein said computer control means issues finite step control signals to said program delay line means, and a read command and a memory clock signal to said memory test controller means, and said memory test controller means in response thereto issues a delay start signal to said program delay line means and a data strobe to said data latch means upon elapse of a programmable delay controlled by said program delay line means to provide data read from said any one synchronous memory to said computer control means, said memory test controller means further providing a read signal sequence and a synchronization clock signal to said any one synchronous memory to synchronize reception of said read signal sequence by said any one synchronous memory and generation of said read signal sequence by said memory test controller means.
- 4. The portable synchronous memory test system of claim 1, wherein said plurality of synchronous memories includes SDRAMs and SGRAMs.
- 5. The portable synchronous memory test system of claim 1, wherein said memory test controller means includes a precharge bit register for activating a precharge bit of said any one synchronous memory in executing a precharge cycle preceding a read or write cycle of a row in a memory array.
- 6. The portable synchronous memory test system of claim 1, wherein said memory test controller means includes a WPB & SP register for asserting a DSF signal during SGRAM identification to program internal SGRAM mode set, mask and color registers.
RELATED APPLICATIONS
This application is related to patent applications entitled "Synchronous Memory Identification System" Ser. No. 08/895,550 and "Nested Loop Method Of Identifying Synchronous Memories", Ser. No. 08/895,550, assigned to the assignee of this application, and filed concurrently herewith.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5402389 |
Flannagan et al. |
Mar 1995 |
|
5539692 |
Kajigaya et al. |
Jul 1996 |
|
5587950 |
Sawada et al. |
Dec 1996 |
|