Claims
- 1. A method for reducing the number of layers in a multilayer circuit board, the multilayer circuit board having a plurality of electrically conductive signal layers for routing electrical signals to and from at least one electronic component mounted on a surface of the multilayer circuit board, the method comprising the steps of:
forming a plurality of electrically conductive vias in the multilayer circuit board extending from the surface of the multilayer circuit board to at least one of the plurality of electrically conductive signal layers; arranging the surface such that a first set of at least two power/ground pins corresponds to first via and a second set of at least two power/ground pins corresponds to a second via positioned adjacent the first via, thereby creating a channel on the surface and every layer below which includes a channel on a first of the plurality of signal layers; and routing a first plurality of electrical signals through the channel on the first of the plurality of electrically conductive signal layers.
- 2. The method of claim 1, further comprising the step of forming at least one of the first via and the second via as a thru hole.
- 3. The method of claim 1, further comprising the step of arranging additional sets of multiple pins with additional vias in order to create a channel of greater length.
- 4. The method of claim 1, further comprising the step of creating at least one of the first via and the second via as a uvia.
- 5. The method of claim 1, further comprising the step of creating a channel on a second of the plurality of signal layers.
- 6. The method of claim 5, further comprising the step of routing a second plurality of electrical signals through the channel on the second of the plurality of signal layers.
- 7. The method of claim 1, further comprising the step of forming additional electrically conductive vias in the multilayer circuit board extending from the surface of the multilayer circuit board to a first of the plurality of electrically conductive signal layers, the additional electrically conductive vias being arranged so as to form a channel in a second of the plurality of electrically conductive signal layers beneath the first plurality of electrically conductive vias.
- 8. The method of claim 1, further comprising the step of separating the plurality of electrically conductive signal layers by at least one dielectric layer.
- 9 The method of claim 1, further comprising the step of arranging via formations in order to create the channels having a preselected width.
- 9. The method of claim 1, further comprising the step of arranging via formations in order to create a channel of pre-selected shape including one of rectangular, square, circular, and diagonal.
- 10. The method of claim 1, further comprising the step of routing a plurality of electrical signals through channels on plurality of signal layers where the channels are clearly visible.
- 11. The method of claim 1, further comprising the step of creating an opening in the middle of a chip package through the of a channel formed by adjacent vias.
- 12. The method of claim 1, further comprising the step of separating at least some of the plurality of electrically conductive signal layers with at least one electrically conducive power/ground layer.
- 14. An improved multilayer circuit board, the multilayer circuit board having a plurality of electrically conductive signal layers for routing electrical signals to and from at least one electronic component mounted on a surface of the multilayer circuit board, the multilayer circuit board comprising:
a plurality of electrically conductive vias in the multilayer circuit board extending from the surface of the multilayer circuit board to at least one of the plurality of electrically conductive signal layers; arranging the surface such that a first set of at least two power/ground pins corresponds to first via and a second set of at least two power/ground pins corresponds to a second via positioned adjacent the first via, thereby creating a channel on the surface and a channel on a first of the plurality of signal layers; and a first plurality of electrical signals paths routed through the channel on the first of the plurality of electrically conductive signal layers.
- 15. The multilayer circuit board of claim 14, wherein at least one of the first via and the second via is a thru hole.
- 16. The multilayer circuit board of claim 14, further comprising additional sets of multiple pins with additional vias in order to create a channel of greater length.
- 17. The multilayer circuit board of claim 14, wherein at least one of the first via and the second via is a uvia.
- 18. The multilayer circuit board of claim 14, further comprising a channel on a second of the plurality of signal layers.
- 19. The multilayer circuit board of claim 18, further comprising a second plurality of electrical signals routed through the channel on the second of the plurality of signal layers.
- 20. The multilayer circuit board of claim 14, further comprising additional electrically conductive vias in the multilayer circuit board extending from the surface of the multilayer circuit board to a first of the plurality of electrically conductive signal layers, the additional electrically conductive vias being arranged so as to form a channel in a second of the plurality of electrically conductive signal layers beneath the first plurality of electrically conductive vias.
- 21. The multilayer circuit board of claim 14, further comprising at least one dielectric layer separating the plurality of electrically conductive signal layers by.
- 22. The multilayer circuit board of claim 14, further comprising via formations arranged in order to create the channels having a preselected width.
- 23. The multilayer circuit board of claim 14, further comprising at least one electrically conducive power/ground layer separating at least some of the plurality of electrically conductive signal layers.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This patent application is a Continuation-In-Part of U.S. patent application Ser. No. 09/651,188 (Attorney Docket No. 57983-000010, Client Reference No. 12623ROUS02U), filed Aug. 30, 2000, which claims priority from U.S. Provisional Patent Application No. 60/212,387 filed Jun. 19, 2000, both of which are hereby incorporated by reference herein in their entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60212387 |
Jun 2000 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09651188 |
Aug 2000 |
US |
Child |
10101211 |
Mar 2002 |
US |