Claims
- 1. A method for making solder bump electrical interconnections between pads on a first substrate and corresponding pads on a second substrate comprising the steps of:
- applying the solder to pads on the first substrate, the solder comprising, by weight, about 1-3% tin, about 1-3% silver and the balance essentially lead;
- aligning the pads of the second substrate to be joined to the corresponding pads and solder bumps of the first substrate;
- heating the aligned first and second substrate to a temperature sufficient to form a solder interconnection between the pads of the first and second substrates and wherein the solder interconnection contains Ag.sub.3 Sn precipitate distributed throughout the solder.
- 2. The method of claim 1 wherein the first substrate is a semiconductor chip and the second substrate is a multilayer ceramic.
- 3. The method of claim 2 wherein the tin is about 1-2% and the silver is about 1-2%.
- 4. The method of claim 3 wherein the solder comprises about 1.25%-1.75% tin and about 1.25%-1.75% silver.
- 5. The method of claim 3 wherein the solder comprises about 1.4%-1.6% tin and about 1.4%-1.6% silver.
Parent Case Info
This is a divisional of application Ser. No. 08/687,272 filed on Jul. 25, 1996, now U.S. Pat. No. 5,831,336.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5060844 |
Behun et al. |
Oct 1991 |
|
5520752 |
Lucey, Jr. et al. |
May 1996 |
|
5525548 |
Nishiguchi |
Jun 1996 |
|
Non-Patent Literature Citations (3)
Entry |
Metals Handbook Ninth Edition, vol. 6, pp. 1091-1096, 1983. |
Microelectronics Packaging Handbook, Van Nostrand Reinhold, New York, Editor by: Rao R. Tummala and Eugene J. Tymaszewski; 1989, cover pages and pp. 361-391, 1989. |
SLT Device Metallurgy and Its Monolithic Extension, IBM J. Res. Develop., by P.A. Tota nad R.P. Sopher, vol. 3, May 1969, pp. 226-238, 1969. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
687272 |
Jul 1996 |
|