In the packaging of integrated circuits, semiconductor dies may be stacked through bonding, and may be bonded to other package components such as interposers. The resulting packages are known as Three-Dimensional Integrated Circuits (3DICs). The heat dissipation is a challenge in the 3DICs. There exists a bottleneck regarding how to efficiently dissipate the heat generated in the inner dies of the 3DICs. The heat generated in the inner dies has to be dissipated to outer dies before it can be conducted to any heat spreader. Between the stacked dies, however, there exist other materials such as underfill, molding compound, etc, which are not effective in conducting heat.
The solutions for improving the heat dissipation are being developed. For example, micro-channels may be built inside silicon substrates for heat dissipation. Although the micro-channels may be filled with materials or fluids having a good thermal conductivity to improve the overall heat dissipation efficiency of the resulting device die, the manufacturing cost and time-to-market of the device dies became an issue.
For a more complete understanding of the embodiments, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The making and using of the embodiments of the disclosure are discussed in detail below. It should be appreciated, however, that the embodiments provide many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are illustrative, and do not limit the scope of the disclosure.
A package structure is provided in accordance with various exemplary embodiments. The variations and the operation of the package structure in accordance with embodiments are discussed. Throughout the various views and illustrative embodiments, like reference numbers are used to designate like elements.
Through Vias (also referred to as through-silicon vias or through-substrate vias) 26A and 26B are formed in, and penetrate through, substrate 20. In the illustrative embodiments, through-vias 26A and 26B have top surfaces level with the top surface of substrate 20. In alternative embodiments, the top surfaces of through-vias 26A and 26B may also be level with or higher than the top surfaces of Inter-Layer Dielectric (ILD) 23. Although a single through-via 26B is illustrated, the single through-via 26B represents a plurality of through-vias 26B. Through vias 26A and 26B are conductive, and may comprise metallic materials such as copper, tungsten, or the like. Backside Redistribution Lines (RDLs) 30 are formed underlying substrate 20, and are electrically coupled to through-vias 26A and 26B. Furthermore, connectors 32 (including 32A and 32B) are formed underlying and electrically coupled to RDLs 30. In some embodiments, connectors 32 comprise solder regions (such as solder balls), although they may also comprise non-reflowable metal pillars such as copper pillars.
Overlying substrate 20 reside dielectric layers 23 and 24. Dielectric layer 23 may be an ILD, which may be formed of Phospho-Silicate Glass (PSG), Boro-Silicate Glass (BSG), Boron-Doped Phospho-Silicate Glass (BPSG), Tetraethyl Orthosilicate (TEOS) oxide, or the like. Dielectric layers 24 may be low-k dielectric layers, which may have dielectric constants (k values) lower than about 3.0, or lower than about 2.5, for example.
In some embodiments, contact plugs 36B are formed in ILD 23, and are electrically coupled to through-vias 26B and/or overlying metal lines 38B and vias 40B. Metal lines 38B and vias 40B are formed in low-k dielectric layers 24, and are portions of interconnect structure 42. Interconnect structure 42 is used for connecting to devices 22, and for coupling devices 22 to the overlying conductive features 54′, 56′, and 58′, which may be used for bonding to an overlying die (shown in
Seal ring 44 is formed over and connected to through-vias 26A. Seal ring 44 forms a ring that proximate the edges of die 10, as illustrated in
Metal pads 48 are formed over, and connected to, seal ring 44. In some embodiments, metal pads 48 are discrete pads that are separated from each other. In alternative embodiments, metal pads 48 are portions of a continuous metal ring that overlaps seal ring 44, wherein the top-view shape of the continuous metal ring may be similar to the top-view shape of seal ring 44 in
Polymer layer 52 may be formed over passivation layer 50. Polymer layer 52 may comprise a polymer such as polyimide, benzocyclobutene (BCB), polybenzoxazole (PBO), and the like. Polymer layer 52 is patterned to form openings, through which metal pads 48 are exposed. The patterning of polymer layer 52 may be performed using photo lithography techniques. Although one polymer layer 52 is shown, there may be more than one polymer layer.
Under-Bump Metallurgies (UBM) 54 may be formed over metal pads 48. Each of UBM 54 may comprise a first portion over polymer layer 52, and a second portion extending into the opening in polymer layer 52. In some embodiments, each of UBMs 54 includes a titanium layer and a seed layer, which may be formed of copper or copper alloys. Metal pillars 56 are formed over UBM 54, and are co-terminus with UBM 54, wherein the edges of UBM 54 are aligned to respective edges of metal pillars 56. UBMs 54 may be in physical contact with the respective underlying metal pads 48 and the overlying metal pillars 56. In some exemplary embodiments, metal pillars 56 are formed of a non-reflowable metal(s) that does not melt in reflow processes. For example, metal pillars 56 may be formed of copper or a copper alloy. In addition to metal pillars 56, there may be additional metal layers such as solder regions 58 over metal pillars 56. Metallic features 54′, 56′, and 58′ may be formed of the same materials as, and formed simultaneously with, features 54, 56, and 58, and may be used for electrically coupling to devices 22.
As shown in
Dies 10 are stacked, for example, with pre-solder regions 58 and connectors 32A bonded to each other, and pre-solder regions 58′ and connectors 32B bonded to each other through reflowing. Active devices 22 in different dies 10 may also be electrically interconnected through through-vias 26B. Under stacked dies 10 is interposer 100, which is bonded to stacked dies 10, for example, through solder bonding. In some embodiments, interposer 100 comprises substrate 120, which may be a semiconductor substrate such as a silicon substrate, or may be a dielectric substrate. Through-vias 126A and 126B penetrate through substrate 120, and may interconnect conductive features (such as 132A/132B and 164) the on opposite sides of substrate 120. In some embodiments, interposer 100 does not comprise any active device such as transistor therein. Interposer 100 may, or may not, comprise passive devices such as resistors, capacitors, or the like, therein.
Through the stacking of dies 10, seal-ring-comprising thermal paths 60 in different dies 10 are interconnected to form a continuous seal-ring-comprising thermal path. Hence, the heat generated in dies 10 may be conducted through the continuous seal-ring-comprising thermal path.
Interposer 100 may also include seal ring 144 proximate the edges of interposer 100. Furthermore, interconnect structure 142 is formed in interposer 100, and may be electrically coupled to active devices 22 in dies 10. Seal ring 144 and interconnect structure 142 may have structures similar to that of seal ring 44 and interconnect structure 42, respectively, which include metal lines and vias in dielectric layers. Seal rings 144 and interconnect structure 142 may further comprise portions in dielectric layers 124, which may, or may not, include low-k dielectric materials. Furthermore, dielectric layer 162 is formed on the top surface of interposer 100. Dielectric layer 162 may include a polymer layer such as a polyimide layer, and may also include passivation layer(s). RDLs 130 and connectors 132 (including 132A and 132B) are formed underlying, and connected to, through-vias 126A and 126B, respectively.
Metal lines 164 may be formed over, and connected to, seal ring 144. In some embodiments, metal lines 164 comprise copper lines. Interposer 100 and metal lines 164 comprise portions overlapped by dies 10, and portions not overlapped by dies 10. Metal lines 164 are further bonded to solder regions 32A and 32B of the overlying die 10. Accordingly, the interconnected seal-ring-comprising thermal path 60 is further expanded to include metal lines 164, seal ring 144, and connectors 132A, which may all be metal-containing features. In some embodiments, when the package as shown in
In the embodiment, seal rings and through-vias in dies are used as thermal conductors to conduct the heat generated in dies. Since seal rings and through-vias may be formed of metals, which are good thermal conductors, the seal-ring-comprising thermal paths are effective in conducting heat. The heat generated in the dies may thus be conducted more efficiently. Simulation results indicated that when seal-ring-comprising thermal paths are not used, the respective package including stacked dies and an interposer has a Ψjc value equal to about 0.99 K/W, wherein the Ψjc value is a measurement of the temperature difference caused by the generated heat. Greater Ψjc values indicate that the heat dissipation efficiency is worse, and smaller Ψjc values indicate that the heat dissipation efficiency is better. As a comparison, in the embodiments, the package having the seal-ring-comprising thermal paths has a Ψjc value equal to about 0.89 K/W, which indicates that better heat dissipation is achieved, and the temperature of the resulting package is lower.
In accordance with embodiments, a die includes a semiconductor substrate, a through-via penetrating through the semiconductor substrate, a seal ring overlying and connected to the through-via, and an electrical connector underlying the semiconductor substrate and electrically coupled to the seal ring through the through-via.
In accordance with other embodiments, a package includes a die and an interposer bonded to the die. The die includes a semiconductor substrate, a plurality of through-vias penetrating through the semiconductor substrate, a seal ring overlapping and connected to the plurality of through-vias, and a plurality of electrical connectors underlying the semiconductor substrate and connected to the seal ring through the plurality of through-vias. The interposer is underlying and bonded to the die. The interposer includes a substrate, and a plurality of metal lines over the substrate. The plurality of metal lines is electrically coupled to the plurality of electrical connectors of the die. Each of the plurality of metal lines includes a first portion overlapped by the first die, and a second portion misaligned with the die.
In accordance with yet other embodiments, a package includes a first die and a second die bonded to the first die. The first die includes a first semiconductor substrate, a first plurality of through-vias penetrating through the first semiconductor substrate, a first seal ring overlapping and electrically coupled to the first plurality of through-vias, and a first plurality of electrical connectors overlying and electrically coupled to the first seal ring. The second die is overlying the first die. The second die includes a second semiconductor substrate, a second plurality of through-vias penetrating through the second semiconductor substrate, a second seal ring overlapping and connected to the second plurality of through-vias, and a second plurality of electrical connectors underlying the second semiconductor substrate and electrically coupled to the second seal ring. Each of the first plurality of electrical connectors is bonded to one of the second plurality of electrical connectors.
Although the embodiments and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the embodiments as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps. In addition, each claim constitutes a separate embodiment, and the combination of various claims and embodiments are within the scope of the disclosure.
This application is a continuation of U.S. patent application Ser. No. 16/741,243, filed Jan. 13, 2020 (now U.S. Pat. No. 10,535,580, issuing Jun. 15, 2021), and entitled “Thermal Dissipation Through Seal Rings in 3DIC Structure,” which is a is a continuation of U.S. patent application Ser. No. 16/410,489, filed May 13, 2019 (now U.S. Pat. No. 10,535,580, issued Jan. 14, 1920), and entitled “Thermal Dissipation Through Seal Rings in 3DIC Structure;” which is a divisional of U.S. patent application Ser. No. 15/344,838, filed Nov. 7, 2016 (now U.S. Pat. No. 10,290,559, issued May 14, 2019), and entitled “Thermal Dissipation Through Seal Rings in 3DIC Structure;” which application is a continuation of U.S. patent application Ser. No. 13/624,620, filed Sep. 21, 2012 (now U.S. Pat. No. 9,490,190, issued Nov. 8, 2016), and entitled “Thermal Dissipation Through Seal Rings in 3DIC Structure;” which applications are hereby incorporated herein by reference. This application relates to the following co-pending U.S. patent applications: U.S. patent application Ser. No. 13/624,471, filed Sep. 21, 2012, and entitled “Thermal Dissipation Through Seal Rings in 3DIC Structure,” and U.S. patent application Ser. No. 13/624,757, filed Sep. 21, 2012, and entitled “Thermal Dissipation Through Seal Rings in 3DIC Structure,” which applications are hereby incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
6455936 | Lo et al. | Sep 2002 | B1 |
6727590 | Izumitani et al. | Apr 2004 | B2 |
6998712 | Okada et al. | Feb 2006 | B2 |
7952191 | Sunohara et al. | May 2011 | B2 |
8021927 | Khan et al. | Sep 2011 | B2 |
8587089 | Chiu | Nov 2013 | B2 |
8716122 | Honma et al. | May 2014 | B2 |
8749027 | Chen et al. | Jun 2014 | B2 |
8796829 | Lin | Aug 2014 | B2 |
8928159 | Chang et al. | Jan 2015 | B2 |
8963317 | Lin | Feb 2015 | B2 |
9013035 | Zhao et al. | Apr 2015 | B2 |
9490190 | Lin | Nov 2016 | B2 |
9711427 | Lin | Jul 2017 | B2 |
9905465 | Ning | Feb 2018 | B2 |
9972603 | Chu | May 2018 | B2 |
10115653 | Lin | Oct 2018 | B2 |
10141239 | Lin | Nov 2018 | B2 |
10157892 | Chen | Dec 2018 | B1 |
10157895 | Chu | Dec 2018 | B2 |
10276514 | Wang | Apr 2019 | B1 |
10290559 | Lin | May 2019 | B2 |
10475772 | Chu | Nov 2019 | B2 |
10504852 | Chen | Dec 2019 | B1 |
10535580 | Lin | Jan 2020 | B2 |
10629592 | Thei | Apr 2020 | B2 |
10777539 | Chu | Sep 2020 | B2 |
10797001 | Chen | Oct 2020 | B2 |
10818612 | Wang | Oct 2020 | B2 |
10964692 | Thei | Mar 2021 | B2 |
11037854 | Lin | Jun 2021 | B2 |
11063038 | Thei | Jul 2021 | B2 |
11443981 | Hsiao | Sep 2022 | B2 |
20030122220 | West et al. | Jul 2003 | A1 |
20050098893 | Tsutsue et al. | May 2005 | A1 |
20060065972 | Khan et al. | Mar 2006 | A1 |
20090134500 | Kuo | May 2009 | A1 |
20090194829 | Chung et al. | Aug 2009 | A1 |
20090206411 | Koketsu et al. | Aug 2009 | A1 |
20100171203 | Chen et al. | Jul 2010 | A1 |
20100187670 | Lin et al. | Jul 2010 | A1 |
20100187671 | Lin et al. | Jul 2010 | A1 |
20100237472 | Gillis et al. | Sep 2010 | A1 |
20110037163 | Lachner et al. | Feb 2011 | A1 |
20110101512 | Choi et al. | May 2011 | A1 |
20110176278 | Park et al. | Jul 2011 | A1 |
20110278721 | Choi | Nov 2011 | A1 |
20120049339 | Wang | Mar 2012 | A1 |
20120056315 | Chang et al. | Mar 2012 | A1 |
20120112322 | Lin et al. | May 2012 | A1 |
20120305916 | Liu | Dec 2012 | A1 |
20130082383 | Aoya | Apr 2013 | A1 |
20130105982 | Jin et al. | May 2013 | A1 |
20130175673 | Jin et al. | Jul 2013 | A1 |
20140084444 | Lin | Mar 2014 | A1 |
20140084445 | Lin | Mar 2014 | A1 |
20140084476 | Lin | Mar 2014 | A1 |
20140339707 | Lin | Nov 2014 | A1 |
20150102497 | Park et al. | Apr 2015 | A1 |
20150129190 | Lin | May 2015 | A1 |
20150294939 | Yu et al. | Oct 2015 | A1 |
20160351472 | Park et al. | Dec 2016 | A1 |
20170053849 | Lin | Feb 2017 | A1 |
20170178983 | Liu et al. | Jun 2017 | A1 |
20170186732 | Chu | Jun 2017 | A1 |
20170317004 | Lin | Nov 2017 | A1 |
20180033817 | Ho et al. | Feb 2018 | A1 |
20180233490 | Chu | Aug 2018 | A1 |
20190109121 | Chu | Apr 2019 | A1 |
20190131251 | Wang | May 2019 | A1 |
20190148322 | Singh et al. | May 2019 | A1 |
20190267305 | Lin | Aug 2019 | A1 |
20190363079 | Thei | Nov 2019 | A1 |
20190371741 | Wang | Dec 2019 | A1 |
20190393159 | Chen | Dec 2019 | A1 |
20200027860 | Chu | Jan 2020 | A1 |
20200035672 | Thei | Jan 2020 | A1 |
20200043861 | Chen | Feb 2020 | A1 |
20200152543 | Lin | May 2020 | A1 |
20200243516 | Thei | Jul 2020 | A1 |
20210287957 | Lin | Sep 2021 | A1 |
20220352094 | Liu | Nov 2022 | A1 |
Number | Date | Country |
---|---|---|
102386168 | Mar 2012 | CN |
102013103489 | Mar 2014 | DE |
19980044539 | Sep 1998 | KR |
1020100081934 | Jul 2010 | KR |
100991623 | Oct 2010 | KR |
201125073 | Jul 2011 | TW |
201201351 | Jan 2012 | TW |
201413883 | Apr 2014 | TW |
201413891 | Apr 2014 | TW |
200629521 | Dec 2014 | TW |
Entry |
---|
Lau, J. H., et al., “Thermal Management of 3D IC Integration with TSV (Through Silicon Via),” 2009 Electronic Components and Technology Conference, IEEE, pp. 635-640. |
Nakanekar, S., et al., “Optimal Thermal Characterization of a Stacked Die Package With TSV Technology,” 13th IEEE ITHERM Conference, 2012, IEEE, pp. 130-136. |
Yamaji, Y., et al., “Thermal Characterization of Bare-die Stacked Modules with Cu through-vias,” 2001 Electronic Components and Technology Conference, IEEE, 8 pgs. |
Number | Date | Country | |
---|---|---|---|
20210287957 A1 | Sep 2021 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15344838 | Nov 2016 | US |
Child | 16410489 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16741243 | Jan 2020 | US |
Child | 17335588 | US | |
Parent | 16410489 | May 2019 | US |
Child | 16741243 | US | |
Parent | 13624620 | Sep 2012 | US |
Child | 15344838 | US |