Embodiments of the present invention relate to the field of integrated circuit design and manufacture. More specifically, embodiments of the present invention relate to systems and methods for vertical sense devices in vertical trench MOSFETs.
Measuring current in a power supply is an important consideration in the design and implementation of modern power supplies. A current sense function may be used for fault detection and/or protection, for current-mode controlled voltage regulation, and for current control, among other uses. Over the years, a variety of systems have been used to measure current in a power supply, including, for example, discrete resistors, use of a resistance inherent to traces of printed circuit boards, use of resistance inherent to an integrated circuit lead frame, use of inductors, magnetic sensing devices including coils, transformers and Hall effect sensors, and use of a drain-source resistance of a power metal oxide semiconductor field effect transistor (MOSFET).
One of the leading systems to measure current in a power supply uses a dedicated field effect transistor (FET) known as or referred to as a “sense-FET.” Generally, a sense-FET is small a FET, separate from the main power FET, referred to herein as the “main-FET.” Generally, a sense-FET is configured to produce a voltage corresponding to the current in the main-FET. The “current sense ratio” (CSR) is a figure of merit of the implementation of the sense-FET. The current sense ratio is a ratio of current in the main-FET to current in the sense-FET, e.g., Imain/Isense. A higher current sense ratio is generally desirable, so that the range of current sensing is extended over many decades of current in the main-FET. However, increasing CSR has been a challenge due to, for example, complex interactions between sense-FET structures and main-FET structures.
Conventional approaches to design and implementation of sense-FETs have not been found to be applicable to Split Gate Charge Balanced (SGCB) trench MOSFETs. A split gate device includes multiple layers of polysilicon in the trenches with different electrical voltages, and it has a special structure and layout to establish the proper charge balance. For example, the trenches are spaced a certain distance apart to establish a charge balance, and furthermore, any active body junction in the device must be properly surrounded by polysilicon shields that establish the charge balance.
Therefore, what is needed are systems and methods for vertical sense devices in vertical trench metal oxide semiconductor field effect transistors (MOSFETs). An additional need exists for systems and methods for vertical sense devices in vertical trench MOSFETs that are integral to the main-FET. What is further needed are systems and methods for current sense MOSFETs in vertical trench MOSFETs including an isolation region between the sense-FET and the main-FET that preserves charge balance in the main-FET. A yet further need exists for a sensing diode to sense temperature and/or gate voltage of the main-FET. A still further need exists for systems and methods for vertical sense devices in vertical trench MOSFETs that are compatible and complementary with existing systems and methods of integrated circuit design, manufacturing and test. Embodiments of the present invention provide these advantages.
In accordance with an embodiment of the present invention, an electronic circuit includes a vertical trench metal oxide semiconductor field effect transistor configured for controlling currents of at least one amp and a current sensing field effect transistor configured to provide an indication of drain to source current of the MOSFET. In some embodiments, a current sense ratio of the current sensing FET is at least 15 thousand and may be greater than 29 thousand.
In accordance with another embodiment of the present invention, a power semiconductor device includes a main vertical trench metal oxide semiconductor field effect transistor (main-MOSFET). The main-MOSFET includes a plurality of parallel main trenches, wherein the main trenches include a first electrode coupled to a gate of the main-MOSFET and a plurality of main mesas between the main trenches, wherein the main mesas include a main source and a main body of the main-MOSFET. The power semiconductor device also includes a current sense field effect transistor (sense-FET). The sense-FET includes a plurality of sense-FET trenches, wherein each of the sense-FET trenches includes a portion of one of the main trenches and a plurality of source-FET mesas between the source-FET trenches, wherein the source-FET mesas include a sense-FET source that is electrically isolated from the main source of the main-MOSFET.
In accordance with a further embodiment of the present invention, a semiconductor device includes a main-FET including a main-FET source region and a current sensing FET (sense-FET) configured to produce a voltage corresponding to a drain source current of a the main-FET. A gate and a drain of the sense-FET are coupled to a gate and a drain of the main-FET. The sense-FET includes a plurality of first trenches formed in a first horizontal dimension configured to isolate a sense-FET source region from the main-FET source region. Each of the trenches includes multiple alternating layers of conductors and dielectrics in a vertical dimension. The semiconductor device further includes at least one second trench in a perpendicular horizontal dimension located between the sense-FET source region and the main-FET source region and configured to isolate the sense-FET source region from the main-FET source region, and a buffer region separating sense-FET source region and the main-FET source region.
In accordance with still another embodiment of the present invention, a power semiconductor device includes a vertical trench main MOSFET (main-FET) configured to control a drain source current, a vertical trench current sensing FET (sense-FET) configured to produce a voltage corresponding to the drain source current, and an isolation trench configured to isolate the main-FET from the sense-FET. The isolation trench is formed at an angle to, and intersects a plurality of trenches of the main-FET.
In a still further embodiment in accordance with the present invention, a power semiconductor device includes a substrate and a split gate vertical trench main MOSFET (main-FET), formed in the substrate, configured to control a drain source current. The main-FET includes a main-FET source metal, disposed on the surface of the substrate, configured to couple a plurality of main-FET source regions to one another and to a plurality of main-FET source terminals. The power semiconductor device also includes a vertical trench current sensing FET (sense-FET), formed in the substrate, configured to produce a voltage corresponding to the drain source current. The sense-FET is surrounded on at least three sides by the main-FET source metal. The substrate may include epitaxially grown material.
In a still further yet embodiment in accordance with the present invention, a power semiconductor device includes a substrate and a split gate vertical trench main MOSFET (main-FET), formed in the substrate, configured to control a drain source current. The power semiconductor device also includes a vertical trench current sensing FET (sense-FET), formed in the substrate, configured to produce a voltage corresponding to the drain source current. The sense-FET and the main-FET include common gate and drain terminals. The sense-FET may include portions of trenches forming the main-FET. The substrate may include epitaxially grown material.
In yet another embodiment in accordance with the present invention, a semiconductor device includes a main vertical trench metal oxide semiconductor field effect transistor (main-MOSFET). The main-MOSFET includes a plurality of parallel main trenches, wherein the main trenches comprise a first electrode coupled to a gate of the main-MOSFET, and a plurality of main mesas between the main trenches, wherein the main mesas comprise a main source and a main body of the main-MOSFET. The semiconductor device also includes a sense-diode. The sense-diode includes a plurality of sense-diode trenches, wherein each of the sense-diode trenches comprises a portion of one of the main trenches, and a plurality of sense-diode mesas between the source-FET trenches, wherein the sense-diode mesas comprise a sense-diode anode that is electrically isolated from the main source of the main-MOSFET.
In a still yet further embodiment in accordance with the present invention, a semiconductor device includes a vertical trench main MOSFET (main-FET) configured to control a drain source current, a vertical trench sense-diode (sense-diode) configured to produce a signal corresponding to a temperature of the main-FET, and an isolation trench configured to isolate the main-FET from the sense-diode. The isolation trench is formed at an angle to, and intersects a plurality of trenches of the main-FET.
In accordance with a still further yet embodiment of the present invention, a semiconductor device includes a main-FET comprising a main-FET source region and a sense-diode configured to produce a signal corresponding to a temperature of the main-FET. The sense-diode includes a plurality of first trenches formed in a first horizontal dimension configured to isolate a sense-diode anode region from the main-FET source region. Each of the trenches comprises multiple alternating layers of conductors and dielectrics in a vertical dimension. The semiconductor device also includes at least one second trench in a perpendicular horizontal dimension located between the sense-diode anode region and the main-FET source region and configured to isolate the sense-diode anode region from the main-FET source region and a buffer region separating the sense-diode anode region and the main-FET source region.
The accompanying drawings, which are incorporated in and form a part of this specification, illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. Unless otherwise noted, the drawings are not drawn to scale.
Reference will now be made in detail to various embodiments of the invention, examples of which are illustrated in the accompanying drawings. While the invention will be described in conjunction with these embodiments, it is understood that they are not intended to limit the invention to these embodiments. On the contrary, the invention is intended to cover alternatives, modifications and equivalents, which may be included within the spirit and scope of the invention as defined by the appended claims. Furthermore, in the following detailed description of the invention, numerous specific details are set forth in order to provide a thorough understanding of the invention. However, it will be recognized by one of ordinary skill in the art that the invention may be practiced without these specific details. In other instances, well known methods, procedures, components, and circuits have not been described in detail as not to unnecessarily obscure aspects of the invention.
The figures are not drawn to scale, and only portions of the structures, as well as the various layers that form those structures, may be shown in the figures. Furthermore, fabrication processes and operations may be performed along with the processes and operations discussed herein; that is, there may be a number of process operations before, in between and/or after the operations shown and described herein. Importantly, embodiments in accordance with the present invention can be implemented in conjunction with these other (perhaps conventional) processes and operations without significantly perturbing them. Generally speaking, embodiments in accordance with the present invention may replace and/or supplement portions of a conventional process without significantly affecting peripheral processes and operations.
The term “MOSFET” is generally understood to be synonymous with the term insulated-gate field-effect transistor (IGFET), as many modern MOSFETs comprise a non-metal gate and/or a non-oxide gate insulator. As used herein, the term “MOSFET” does not necessarily imply or require FETs that include metal gates and/or oxide gate insulators. Rather, the term “MOSFET” includes devices commonly known as or referred to as MOSFETs.
As used herein, the letter “n” refers to an n-type dopant and the letter “p” refers to a p-type dopant. A plus sign “+” or a minus sign “−” is used to represent, respectively, a relatively high or relatively low concentration of such dopant(s).
The term “channel” is used herein in the accepted manner. That is, current moves within a FET in a channel, from the source connection to the drain connection. A channel can be made of either n-type or p-type semiconductor material; accordingly, a FET is specified as either an n-channel or p-channel device. Some of the figures are discussed in the context of an n-channel device, more specifically an n-channel vertical MOSFET; however, embodiments according to the present invention are not so limited. That is, the features described herein may be utilized in a p-channel device. The discussion of an n-channel device can be readily mapped to a p-channel device by substituting p-type dopant and materials for corresponding n-type dopant and materials, and vice versa.
The term “trench” has acquired two different, but related meanings within the semiconductor arts. Generally, when referring to a process, e.g., etching, the term trench is used to mean or refer to a void of material, e.g., a hole or ditch. Generally, the length of such a hole is much greater than its width or depth. However, when referring to a semiconductor structure or device, the term trench is used to mean or refer to a solid vertically-aligned structure, disposed beneath a primary surface of a substrate, having a complex composition, different from that of the substrate, and usually adjacent to a channel of a field effect transistor (FET). The structure comprises, for example, a gate of the FET. Accordingly, a trench semiconductor device generally comprises a mesa structure, which is not a trench, and portions, e.g., one half, of two adjacent structural “trenches.”
It is to be appreciated that although the semiconductor structure commonly referred to as a “trench” may be formed by etching a trench and then filling the trench, the use of the structural term herein in regards to embodiments of the present invention does not imply, and is not limited to such processes.
A charge balanced split gate vertical trench metal oxide semiconductor field effect transistor (MOSFET) generally comprises trenches that extend into one or more epitaxial layers that are grown on top of a heavily doped substrate. The trenches are etched deep enough, typically a few micrometers, to be able to contain several layers of oxide and polysilicon. The lower layer of the polysilicon (“poly 1”), which is closest to the trench bottom, is usually tied to the source electrical potential and is an essential part of establishing the charge balance condition that results in a desirable low “on” resistance for a given breakdown voltage. The upper layer of the polysilicon (“poly 2”) is usually used as the gate of the device. Both layers are well inside the trench and separated from the epitaxial regions by different thicknesses of dielectric layers, for example, silicon dioxide.
In accordance with embodiments of the present invention, a relatively small sense-FET is established proximate the top body of a relatively larger split gate MOSFET, known as the “main-FET.” A sense-FET should be able to deliver a current in the sense-FET that is a small fraction of the current passing through the main-FET. For example, the sense-FET should be characterized as having a large current sense ratio (CSR).
In general, a current sense ratio (CSR) may be a property of both device geometry and temperature. For example, temperature differences between a sense-FET and portions of a main-FET may deleteriously change a CSR during operation.
In accordance with embodiments of the present invention, a sense-FET may be positioned in an area of a main-FET where a sense-FET can sense a high temperature of the die. The sense-FET may be surrounded on at least three sides by portions of the main-FET. In accordance with embodiments of the present invention, multiple sense-FETs, e.g., sharing a common sense-FET source, may be positioned in a plurality of locations throughout a main-FET. Such multiple locations may improve current sensing corresponding to thermal distribution across a large die, for example.
Power semiconductor device 100 comprises a sense-FET 160, formed within a region of the main-FET 150, in accordance with embodiments of the present invention. It is appreciated that die area of main-FET 150 is very much greater than die area of sense-FET 160. The gate and drain of the sense-FET 160 are in common, e.g., in parallel, with the gate and drain of the main-FET 150. The source of the sense-FET 160 is coupled to a sense source terminal 110, e.g., a bond pad. The sense-FET outputs a voltage corresponding to current in the main-FET 150. The node Kelvin may be coupled to a terminal 120 for use off the die of power semiconductor device 100, in some embodiments. The voltage Kelvin may also, or alternatively, be used by circuitry (not shown) on the die of power semiconductor device 100, for example, to turn main-FET 150 off for over-current protection.
Power semiconductor device 100 comprises four isolation trenches 221, 222, 223 and 224, in accordance with embodiments of the present invention. The isolation trenches 221-224 are part of a group of isolation structures to isolate sense-FET 160 from the main-FET 150. The isolation trenches 221-224 are perpendicular to the primary trenches 210, in accordance with embodiments of the present invention. Sense-FET 160 comprises a sense-FET source 230. Sense-FET source 230 is bounded by two isolation trenches, isolation trenches 222 and 223, and portions of two primary trenches 210, primary trenches 210A and 210B. Overlying and coupling sense-FET source 230 is sense-FET source metal 240. Sense-FET source metal 240 overlaps the isolation trenches 222 and 224. Sense-FET source metal 240 may extend off the top of the
A surface isolation region 250 is formed outside of sense-FET 160, in accordance with embodiments of the present invention. In the exemplary embodiment of
Outside of surface isolation region 250, e.g., to the left, right and below surface isolation region 250 in the view of
Primary trenches 210 are above and below the plane of
Within each trench 221-224 there are two polysilicon electrodes, poly 1 (350) and poly 2 (340), separated by oxide, e.g., silicon dioxide. The top electrode, poly 2 (340), is coupled to the gate terminal, and the bottom electrode, poly 1 (35), is coupled to the source terminal. Power semiconductor device 100 additionally comprises a body implant 330, e.g., P+ doping, typically at a depth below the surface of epitaxial layer 310. The implant region 360 between isolation trenches 221 and 222, and between isolation trenches 223 and 224 is left floating to create a buffer region between the body region 370 of the sense-FET and the electrically separate body region of the main-FET 380, thus improving the electrical isolation of the two FETs with minimal distance separating the two body regions 370 and 380.
The region between isolation trenches 221 and 222, and between isolation trenches 223 and 224 is a part of surface isolation region 250 (
Sense-FET source metal 240 couples the sources of the sense-FET 160 (not shown) and the sense-FET body 370 to a sense-FET source terminal of power semiconductor device 100, e.g., sense-FET source terminal 110 (
Sense-FET 160 comprises a sense-FET source 410, which is typically an N+ implant at or near the top of epitaxial layer 310. Sense-FET 160 also comprises a sense-FET source-body contact 420. Also illustrated in
Graph 500 of
In accordance with embodiments of the present invention, a current sense MOSFET in a vertical trench MOSFET may be formed without additional process steps or additional mask layers in comparison to process steps and mask layers required to produce a corresponding vertical trench MOSFET by itself. For example, the perpendicular isolation trenches, e.g., isolation trenches 221-224 of
In another embodiment, the vertical trenches are made slightly wider than primary trenches 210 such that when both trenches are etched (at the same process step) the vertical trenches are somewhat deeper than the primary trenches.
In 610, thermal oxide is grown followed by a deposited oxide inside the trench. In 615, first polysilicon, e.g., poly 1 (350) of
In 635, second polysilicon, e.g., poly 2 (340) of
In 650 a layer of metal is deposited and etched forming the gate and source contacts. It is appreciated that the source metal patterns of embodiments in accordance with the present invention differ from a conventional vertical MOSFET, for example, to accommodate the separate sense source of the novel sense-FET. In addition, there is no source metal in an isolation region around the sense-FET.
In 655 a passivation layer of oxide and nitride are deposited over the metallization and etched. In 660 a metal layer is deposited forming the backside drain contact.
In accordance with embodiments of the present invention, a sense diode may be established proximate the top body of a relatively larger split gate MOSFET, known as the “main-FET.” Such a sense diode may be used to indicate temperature of the main-FET, in some embodiments. Temperature of a main-FET may be used for numerous purposes, e.g., to shut down a device responsive to an over-temperature condition. A sense diode may also be used to measure gate voltage of the main-FET, in some embodiments. Measuring gate voltage of a main-FET may be desirable when the gate terminal of a main-FET is not exposed, e.g., in packaged, high function devices such as driver MOS (“DrMOS”) devices.
Power semiconductor device 100 comprises a sense-diode 720, formed within a region of the main-FET 750, in accordance with embodiments of the present invention. It is appreciated that die area of main-FET 750 is very much greater than die area of sense-diode 720. The cathode terminal of sense-diode 720 is in common with the drain terminal of main-FET 750, outside the plane of
It is to be appreciated that sense-diode 720 is structurally very similar to sense-FET 160 of
Sense diode 720 comprises a sense-diode anode 870. Optionally, sense diode 720 may comprise a sense-diode anode contact 851, similar to a source-body contact of a MOSFET, e.g., sense-FET source-body contact 420 of
In accordance with embodiments of the present invention, sense-diode 720 may be used to sense temperature of the device, e.g., a temperature of main-FET 750 and/or to indicate the voltage of gate 740.
To measure temperature, in accordance with embodiments of the present invention, the first field plate, poly 1 (841), should be electrically coupled to the anode of the sense-diode 720, which has a separate terminal distinct from the source of the main-FET 750 (or a sense-FET, if present). The second field plate, poly 2 (842), uses the gate structure and should be electrically coupled to the anode (not to the gate terminal 740 of the main-FET 750). The cathode side of the diode is common to the drain of the main-FET 750 (and a sense-FET, if present). In this embodiment, the diode is not affected by the main-FET 750 gate voltage and exhibits good diode characteristics that can be calibrated as a function of temperature for temperature sensing. Accordingly, this novel structure of a vertical MOS diode within a vertical trench MOSFET may be used to sense temperature of the device via well known methods.
To indicate gate voltage, in accordance with embodiments of the present invention, the second field plate, poly 2 (842), should be electrically coupled to the gate terminal of the main-FET 750. In this embodiment, the sense-diode 720 characteristics change as a function of the gate voltage. For example, the sense-diode 720 current-voltage relation depends on gate terminal voltage if the second field plate, poly 2 (842), is electrically coupled to the gate terminal. In this embodiment, the sense-diode 720 current-voltage characteristic may be used to indicate the gate voltage, at a given temperature, by calibrating the sense-diode 720 voltage at a given current to the gate voltage. This can be useful if there is no gate terminal exposed to the outside, for example, as is the case of a Driver-MOS (“DrMOS”) package.
It is to be appreciated that embodiments in accordance with the present invention are well suited to the formation and use of both a sense-FET, e.g., sense-FET 160 of
Power semiconductor device 1000 comprises a sense-FET 160, formed within a region of the main-FET 1050, in accordance with embodiments of the present invention. It is appreciated that die area of main-FET 1050 is very much greater than die area of sense-FET 160. The gate and drain of the sense-FET 160 are in common, e.g., in parallel, with the gate and drain of the main-FET 1050. The source of the sense-FET 160 is coupled to a sense source terminal 110, e.g., a bond pad. The sense-FET outputs a voltage corresponding to current in the main-FET 1050. The node Kelvin may be coupled to a terminal 120 for use off the die of power semiconductor device 100, in some embodiments. The voltage Kelvin may also, or alternatively, be used by circuitry (not shown) on the die of power semiconductor device 1000, for example, to turn main-FET 1050 off for over-current protection.
Power semiconductor device 1000 further comprises a sense-diode 720, formed within a region of the main-FET 1050, in accordance with embodiments of the present invention. It is appreciated that die area of main-FET 1050 is very much greater than die area of sense-diode 720. The cathode of the sense-diode 720 is in common with the drain of the main-FET 1050. The anode of sense-diode 720 is coupled to an anode terminal, e.g., a bond pad 710. The sense-diode 720 may be used to measure temperature of the device and/or gate voltage, as previously described. A power MOSFET device comprising at least two sense-diodes is envisioned, and is considered within the scope of the present invention. For example, multiple sense diodes may be configured to measure temperature in different regions of a MOSFET. In another embodiment, at least one sense diode may be configured to indicate gate voltage in conjunction with one or more sense diodes configured to measure temperature.
Similarly, a power MOSFET device comprising at least two sense-FETs is envisioned, and is considered within the scope of the present invention. For example, due to temperature and manufacturing process variations across a large die of a power MOSFET, current within the MOSFET may not be uniformly distributed. Accordingly, it may be advantageous to measure current via multiple sense-FETs at different locations throughout such a device. As a beneficial result of the novel high current sense ratio afforded by embodiments of the present invention, small variations in current may be observed in this manner.
It is to be appreciated that no additional masks or manufacturing process steps are required to form sense-FET 160 and/or sense-diode 720. Both sense-FET 160 and sense-diode 720 utilize structures common to a main-FET, e.g., trenches and poly layers, for their function, and further utilize structures common to a main-FET, e.g., trenches and BPSG, for isolation. Accordingly, the benefits of a sense-FET 160 and/or sense-diode 720 may be realized with no additional manufacturing cost in comparison to a trench MOSFET.
Embodiments in accordance with the present invention are well suited to a variety of trench MOSFETs, including, for example, single gate trench MOSFETs, split gate charge balanced trench MOSFETs, Hybrid Split Gate MOSFETs, for example, as disclosed in co-pending, commonly owned U.S. patent application Ser. No. 13/460,567, filed Apr. 20, 2012, to Bobde et al., entitled “Hybrid Split Gate Semiconductor,” which is hereby incorporated herein by reference in its entirety, and dual trench MOSFETs, for example, as described in the publication: “Poly Flanked VDMOS (PFVDMOS): A Superior Technology for Superjunction Devices” by K. P. Gan, Y. C. Liang, G. Samudra, S. M. Xu, L. Yong, IEEE Power Electronics Specialist Conference, 2001.
Embodiments in accordance with the present invention provide systems and methods for current sense metal oxide semiconductor field effect transistors (MOSFETs) in vertical trench MOSFETs. In addition, embodiments in accordance with the present invention provide systems and methods for current sense MOSFETs in vertical trench MOSFETs that are integral to the main-FET. Further, embodiments in accordance with the present invention provide systems and methods for current sense MOSFETs in vertical trench MOSFETs that are integral to the main-FET. Yet further embodiments in accordance with the present invention provide systems and methods for a sensing diode to sense temperature and/or gate voltage of the main-FET. Still further, embodiments in accordance with the present invention provide systems and methods for systems and methods for current sense MOSFETs and/or sense diodes in vertical trench MOSFETs that are compatible and complementary with existing systems and methods of integrated circuit design, manufacturing and test.
Various embodiments of the invention are thus described. While the present invention has been described in particular embodiments, it should be appreciated that the invention should not be construed as limited by such embodiments, but rather construed according to the below claims.
This Application is a Divisional application of U.S. patent application Ser. No. 14/830,324, filed Aug. 19, 2015, entitled “Vertical Sense Devices in Vertical Trench MOSFET,” to Shibib and Zhang, which in turn claimed priority to U.S. Provisional Patent Application No. 62/039,335, filed Aug. 19, 2014, entitled, “High Ratio Current Sense MOSFET structure in a Charge Balanced Split Gate Trench Technology” to Shibib and Zhang. All such applications are hereby incorporated herein by reference in their entireties. This Application is related to co-pending, commonly owned U.S. application Ser. No. 13/460,567, filed Apr. 20, 2012, to Bobde et al., entitled “Hybrid Split Gate Semiconductor,” which is hereby incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
3906540 | Hollins | Sep 1975 | A |
4641174 | Baliga | Feb 1987 | A |
4672407 | Nakagawa et al. | Jun 1987 | A |
4782372 | Nakagawa et al. | Nov 1988 | A |
4799095 | Baliga | Jan 1989 | A |
4823172 | Mihara | Apr 1989 | A |
4827321 | Baliga | May 1989 | A |
4857986 | Kinugawa | Aug 1989 | A |
4893160 | Blanchard | Jan 1990 | A |
4928155 | Nakagawa et al. | May 1990 | A |
4939557 | Pao et al. | Jul 1990 | A |
4967243 | Baliga et al. | Oct 1990 | A |
4969027 | Baliga et al. | Nov 1990 | A |
5021840 | Morris | Jun 1991 | A |
5055896 | Williams et al. | Oct 1991 | A |
5063307 | Zommer | Nov 1991 | A |
5072266 | Bulucea et al. | Dec 1991 | A |
5111253 | Korman et al. | May 1992 | A |
5168331 | Yilmaz | Dec 1992 | A |
5191395 | Nishimura | Mar 1993 | A |
5221850 | Sakurai | Jun 1993 | A |
5233215 | Baliga | Aug 1993 | A |
5245106 | Cameron et al. | Sep 1993 | A |
5366914 | Takahashi et al. | Nov 1994 | A |
5378655 | Hutchings et al. | Jan 1995 | A |
5387528 | Hutchings et al. | Feb 1995 | A |
5408141 | Devore et al. | Apr 1995 | A |
5430315 | Rumennik | Jul 1995 | A |
5477071 | Hamamoto et al. | Dec 1995 | A |
5525821 | Harada et al. | Jun 1996 | A |
5527720 | Goodyear et al. | Jun 1996 | A |
5567634 | Hebert et al. | Oct 1996 | A |
5578508 | Baba et al. | Nov 1996 | A |
5602424 | Tsubouchi et al. | Feb 1997 | A |
5621234 | Kato | Apr 1997 | A |
5648283 | Tsang et al. | Jul 1997 | A |
5674766 | Darwish et al. | Oct 1997 | A |
5689128 | Hshieh et al. | Nov 1997 | A |
5689129 | Pearce | Nov 1997 | A |
5696396 | Tokura et al. | Dec 1997 | A |
5770878 | Beasom | Jun 1998 | A |
5808340 | Wollesen et al. | Sep 1998 | A |
5814858 | Williams | Sep 1998 | A |
5877538 | Williams | Mar 1999 | A |
5965904 | Ohtani et al. | Oct 1999 | A |
5969383 | Chang et al. | Oct 1999 | A |
5998836 | Williams | Dec 1999 | A |
5998837 | Williams | Dec 1999 | A |
6008520 | Darwish et al. | Dec 1999 | A |
6031265 | Hshieh | Feb 2000 | A |
6049108 | Williams et al. | Apr 2000 | A |
6096584 | Ellis-Monaghan et al. | Aug 2000 | A |
6140678 | Grabowski et al. | Oct 2000 | A |
6153896 | Omura et al. | Nov 2000 | A |
6160441 | Stratakos et al. | Dec 2000 | A |
6168996 | Numazawa et al. | Jan 2001 | B1 |
6172398 | Hshieh | Jan 2001 | B1 |
6180966 | Kohno et al. | Jan 2001 | B1 |
6204533 | Williams et al. | Mar 2001 | B1 |
6211018 | Nam et al. | Apr 2001 | B1 |
6218888 | Otsuki | Apr 2001 | B1 |
6238981 | Grebs | May 2001 | B1 |
6242775 | Noble | Jun 2001 | B1 |
6245615 | Noble et al. | Jun 2001 | B1 |
6255683 | Radens et al. | Jul 2001 | B1 |
6268242 | Williams et al. | Jul 2001 | B1 |
6277695 | Williams et al. | Aug 2001 | B1 |
6281547 | So et al. | Aug 2001 | B1 |
6285060 | Korec et al. | Sep 2001 | B1 |
6291298 | Williams et al. | Sep 2001 | B1 |
6304108 | Inn | Oct 2001 | B1 |
6309929 | Hsu et al. | Oct 2001 | B1 |
6323518 | Sakamoto et al. | Nov 2001 | B1 |
6348712 | Korec et al. | Feb 2002 | B1 |
6351009 | Kocon et al. | Feb 2002 | B1 |
6359308 | Hijzen et al. | Mar 2002 | B1 |
6391721 | Nakagawa | May 2002 | B2 |
6404007 | Mo et al. | Jun 2002 | B1 |
6413822 | Williams et al. | Jul 2002 | B2 |
6462376 | Wahl et al. | Oct 2002 | B1 |
6483171 | Forbes et al. | Nov 2002 | B1 |
6489204 | Tsui | Dec 2002 | B1 |
6495883 | Shibata et al. | Dec 2002 | B2 |
6495884 | Harada et al. | Dec 2002 | B2 |
6498071 | Hijzen et al. | Dec 2002 | B2 |
6525373 | Kim | Feb 2003 | B1 |
6545315 | Hshieh et al. | Apr 2003 | B2 |
6548860 | Hshieh et al. | Apr 2003 | B1 |
6580123 | Thapar | Jun 2003 | B2 |
6580154 | Noble et al. | Jun 2003 | B2 |
6621107 | Blanchard et al. | Sep 2003 | B2 |
6642109 | Lee et al. | Nov 2003 | B2 |
6661054 | Nakamura | Dec 2003 | B1 |
6683346 | Zeng | Jan 2004 | B2 |
6700158 | Cao et al. | Mar 2004 | B1 |
6707128 | Moriguchi et al. | Mar 2004 | B2 |
6710403 | Sapp | Mar 2004 | B2 |
6717210 | Takano et al. | Apr 2004 | B2 |
6756274 | Williams et al. | Jun 2004 | B2 |
6764889 | Baliga | Jul 2004 | B2 |
6770539 | Sumida | Aug 2004 | B2 |
6781199 | Takahashi | Aug 2004 | B2 |
6825105 | Grover et al. | Nov 2004 | B2 |
6838722 | Bhalla et al. | Jan 2005 | B2 |
6861701 | Williams et al. | Mar 2005 | B2 |
6882000 | Darwish et al. | Apr 2005 | B2 |
6900100 | Williams et al. | May 2005 | B2 |
6903393 | Ohmi et al. | Jun 2005 | B2 |
6906380 | Pattanayak et al. | Jun 2005 | B1 |
6919610 | Saitoh et al. | Jul 2005 | B2 |
6921697 | Darwish et al. | Jul 2005 | B2 |
6927455 | Narazaki | Aug 2005 | B2 |
6960821 | Noble et al. | Nov 2005 | B2 |
6987305 | He et al. | Jan 2006 | B2 |
7005347 | Bhalla et al. | Feb 2006 | B1 |
7009247 | Darwish | Mar 2006 | B2 |
7141860 | Khemka et al. | Nov 2006 | B2 |
7224022 | Tokano et al. | May 2007 | B2 |
7335946 | Bhalla et al. | Feb 2008 | B1 |
7345342 | Challa et al. | Mar 2008 | B2 |
7361952 | Miura et al. | Apr 2008 | B2 |
7375029 | Poelzl | May 2008 | B2 |
7385248 | Herrick et al. | Jun 2008 | B2 |
7393749 | Yilmaz et al. | Jul 2008 | B2 |
7397083 | Amali et al. | Jul 2008 | B2 |
7449354 | Marchant et al. | Nov 2008 | B2 |
7494876 | Giles et al. | Feb 2009 | B1 |
7504303 | Yilmaz et al. | Mar 2009 | B2 |
7521306 | Kubo et al. | Apr 2009 | B2 |
7541642 | Kawamura et al. | Jun 2009 | B2 |
7544568 | Matsuura et al. | Jun 2009 | B2 |
7544571 | Park | Jun 2009 | B2 |
7554152 | Ranucci et al. | Jun 2009 | B1 |
7582531 | Siemieniec et al. | Sep 2009 | B2 |
7598143 | Zundel et al. | Oct 2009 | B2 |
7652325 | Siemieniec et al. | Jan 2010 | B2 |
7663195 | Ohmi et al. | Feb 2010 | B2 |
RE41509 | Kinzer et al. | Aug 2010 | E |
7868381 | Bhalla et al. | Jan 2011 | B1 |
7910440 | Ohta et al. | Mar 2011 | B2 |
7910486 | Yilmaz et al. | Mar 2011 | B2 |
7936009 | Pan et al. | May 2011 | B2 |
7964913 | Darwish | Jun 2011 | B2 |
8008970 | Homol et al. | Aug 2011 | B1 |
8013391 | Yedinak et al. | Sep 2011 | B2 |
8080459 | Xu | Dec 2011 | B2 |
8168480 | Lin et al. | May 2012 | B2 |
8203181 | Hirler | Jun 2012 | B2 |
8247865 | Hirler | Aug 2012 | B2 |
8367500 | Xu et al. | Feb 2013 | B1 |
8373449 | Thiele et al. | Feb 2013 | B2 |
8497549 | Madson | Jul 2013 | B2 |
8502274 | Matoy et al. | Aug 2013 | B1 |
8507978 | Bhalla et al. | Aug 2013 | B2 |
8518777 | Shenoy | Aug 2013 | B2 |
8541837 | Hirler | Sep 2013 | B2 |
8618598 | Haeberlen et al. | Dec 2013 | B2 |
8629019 | Xu et al. | Jan 2014 | B2 |
8629505 | Nishiwaki | Jan 2014 | B2 |
8686493 | Thorup et al. | Apr 2014 | B2 |
9202909 | Haeberlen et al. | Dec 2015 | B2 |
9257549 | Hirler | Feb 2016 | B2 |
9461639 | Franchini et al. | Oct 2016 | B2 |
9577089 | Terrill et al. | Feb 2017 | B2 |
20010026006 | Noble et al. | Oct 2001 | A1 |
20010026989 | Thapar | Oct 2001 | A1 |
20020036319 | Baliga | Mar 2002 | A1 |
20020038887 | Ninomiya et al. | Apr 2002 | A1 |
20020050847 | Taniguchi et al. | May 2002 | A1 |
20020056884 | Baliga | May 2002 | A1 |
20020074585 | Tsang et al. | Jun 2002 | A1 |
20020123196 | Chang et al. | Sep 2002 | A1 |
20020130359 | Okumura et al. | Sep 2002 | A1 |
20030030092 | Darwish et al. | Feb 2003 | A1 |
20030086296 | Wu et al. | May 2003 | A1 |
20030178676 | Henninger et al. | Sep 2003 | A1 |
20030201483 | Sumida | Oct 2003 | A1 |
20030201502 | Hsieh | Oct 2003 | A1 |
20040016959 | Yamaguchi et al. | Jan 2004 | A1 |
20040021173 | Sapp | Feb 2004 | A1 |
20040021174 | Kobayashi | Feb 2004 | A1 |
20040038479 | Hsieh | Feb 2004 | A1 |
20040084721 | Kocon et al. | May 2004 | A1 |
20040113202 | Kocon et al. | Jun 2004 | A1 |
20040155287 | Omura et al. | Aug 2004 | A1 |
20040161886 | Forbes et al. | Aug 2004 | A1 |
20040173844 | Williams et al. | Sep 2004 | A1 |
20050001268 | Baliga | Jan 2005 | A1 |
20050026369 | Noble et al. | Feb 2005 | A1 |
20050029585 | He et al. | Feb 2005 | A1 |
20050079676 | Mo et al. | Apr 2005 | A1 |
20050079678 | Verma et al. | Apr 2005 | A1 |
20050082591 | Hirler et al. | Apr 2005 | A1 |
20050151190 | Kotek et al. | Jul 2005 | A1 |
20050167695 | Yilmaz | Aug 2005 | A1 |
20050167742 | Challa | Aug 2005 | A1 |
20050174823 | Cao et al. | Aug 2005 | A1 |
20050184336 | Takahashi et al. | Aug 2005 | A1 |
20050231177 | Tateno et al. | Oct 2005 | A1 |
20050266642 | Kubo et al. | Dec 2005 | A1 |
20060014349 | Williams et al. | Jan 2006 | A1 |
20060017056 | Hirler | Jan 2006 | A1 |
20060108635 | Bhalla et al. | May 2006 | A1 |
20060113577 | Ohtani | Jun 2006 | A1 |
20060113588 | Wu | Jun 2006 | A1 |
20060209887 | Bhalla et al. | Sep 2006 | A1 |
20060214221 | Challa et al. | Sep 2006 | A1 |
20060226494 | Hshieh | Oct 2006 | A1 |
20060267090 | Sapp et al. | Nov 2006 | A1 |
20060273383 | Hshieh | Dec 2006 | A1 |
20060273386 | Yilmaz et al. | Dec 2006 | A1 |
20060281249 | Yilmaz et al. | Dec 2006 | A1 |
20060285368 | Schlecht | Dec 2006 | A1 |
20070004116 | Hshieh | Jan 2007 | A1 |
20070007589 | Nakagawa | Jan 2007 | A1 |
20070013000 | Shiraishi | Jan 2007 | A1 |
20070023828 | Kawamura et al. | Feb 2007 | A1 |
20070037327 | Herrick et al. | Feb 2007 | A1 |
20070108511 | Hirler | May 2007 | A1 |
20070108515 | Hueting et al. | May 2007 | A1 |
20070132014 | Hueting | Jun 2007 | A1 |
20070138546 | Kawamura et al. | Jun 2007 | A1 |
20070145411 | Chen | Jun 2007 | A1 |
20070155104 | Marchant et al. | Jul 2007 | A1 |
20070221952 | Thorup et al. | Sep 2007 | A1 |
20070228496 | Rochefort et al. | Oct 2007 | A1 |
20070249142 | Hisanaga | Oct 2007 | A1 |
20080073707 | Darwish | Mar 2008 | A1 |
20080076222 | Zundel et al. | Mar 2008 | A1 |
20080099344 | Basol et al. | May 2008 | A9 |
20080135889 | Session | Jun 2008 | A1 |
20080135931 | Challa | Jun 2008 | A1 |
20080164515 | Li | Jul 2008 | A1 |
20080164517 | Ohta et al. | Jul 2008 | A1 |
20080166845 | Darwish | Jul 2008 | A1 |
20080173969 | Hebert et al. | Jul 2008 | A1 |
20080197406 | Parthasarathy et al. | Aug 2008 | A1 |
20080197407 | Challa et al. | Aug 2008 | A1 |
20080199997 | Grebs et al. | Aug 2008 | A1 |
20080230833 | Zundel et al. | Sep 2008 | A1 |
20080246081 | Li et al. | Oct 2008 | A1 |
20080265289 | Bhalla et al. | Oct 2008 | A1 |
20080296668 | Von Borcke | Dec 2008 | A1 |
20080315886 | Ghallab et al. | Dec 2008 | A1 |
20090035900 | Thorup et al. | Feb 2009 | A1 |
20090050959 | Madson | Feb 2009 | A1 |
20090057756 | Hshieh | Mar 2009 | A1 |
20090072301 | Bhalla et al. | Mar 2009 | A1 |
20090140327 | Hirao et al. | Jun 2009 | A1 |
20090159963 | Yamaguchi et al. | Jun 2009 | A1 |
20090162989 | Cho et al. | Jun 2009 | A1 |
20090166740 | Bhalla et al. | Jul 2009 | A1 |
20090189219 | Shinbori et al. | Jul 2009 | A1 |
20090246923 | Park | Oct 2009 | A1 |
20090250770 | Su et al. | Oct 2009 | A1 |
20090273026 | Wilson et al. | Nov 2009 | A1 |
20100006928 | Pan et al. | Jan 2010 | A1 |
20100055892 | Poelzl | Mar 2010 | A1 |
20100059797 | Ngai et al. | Mar 2010 | A1 |
20100078718 | Blank et al. | Apr 2010 | A1 |
20100134150 | Park et al. | Jun 2010 | A1 |
20100181606 | Takaishi | Jul 2010 | A1 |
20100207206 | Krischke | Aug 2010 | A1 |
20100314693 | Su et al. | Dec 2010 | A1 |
20100320461 | Su et al. | Dec 2010 | A1 |
20110049614 | Gao et al. | Mar 2011 | A1 |
20110053326 | Gao et al. | Mar 2011 | A1 |
20110079843 | Darwish et al. | Apr 2011 | A1 |
20110089485 | Gao et al. | Apr 2011 | A1 |
20110089486 | Xu et al. | Apr 2011 | A1 |
20110227069 | Hashimoto | Sep 2011 | A1 |
20120012929 | Saito et al. | Jan 2012 | A1 |
20120043602 | Zeng et al. | Feb 2012 | A1 |
20120061753 | Nishiwaki | Mar 2012 | A1 |
20120187474 | Rexer et al. | Jul 2012 | A1 |
20120220092 | Bobde et al. | Aug 2012 | A1 |
20120267704 | Siemieniec et al. | Oct 2012 | A1 |
20120313161 | Grivna et al. | Dec 2012 | A1 |
20120326229 | Poelzl et al. | Dec 2012 | A1 |
20130049072 | Heineck et al. | Feb 2013 | A1 |
20130057241 | Shuvalov | Mar 2013 | A1 |
20130115745 | Chung | May 2013 | A1 |
20130214348 | Takeda | Aug 2013 | A1 |
20130221436 | Hossain et al. | Aug 2013 | A1 |
20130248991 | Yilmaz et al. | Sep 2013 | A1 |
20140070313 | Wang et al. | Mar 2014 | A1 |
20140206165 | Li et al. | Jul 2014 | A1 |
20140209905 | Meiser | Jul 2014 | A1 |
20140217495 | Wutte et al. | Aug 2014 | A1 |
20140264567 | Challa | Sep 2014 | A1 |
20150061643 | Aerts | Mar 2015 | A1 |
20150108568 | Terrill et al. | Apr 2015 | A1 |
20150115985 | Gambetta | Apr 2015 | A1 |
20150333060 | Decker et al. | Nov 2015 | A1 |
20160056138 | Shibib et al. | Feb 2016 | A1 |
20170299639 | Shibib et al. | Oct 2017 | A1 |
Number | Date | Country |
---|---|---|
101180737 | May 2008 | CN |
101626033 | Jan 2010 | CN |
4208695 | Sep 1992 | DE |
102004036330 | Mar 2005 | DE |
102005041322 | Mar 2007 | DE |
102006007096 | Aug 2007 | DE |
112005003584 | Apr 2008 | DE |
0133642 | Mar 1985 | EP |
0354449 | Feb 1990 | EP |
0438700 | Jul 1991 | EP |
0583022 | Feb 1994 | EP |
0583028 | Feb 1994 | EP |
0620588 | Oct 1994 | EP |
0628337 | Dec 1994 | EP |
0746030 | Dec 1994 | EP |
0717450 | Jun 1996 | EP |
1033759 | Sep 2000 | EP |
1186023 | Mar 2002 | EP |
1351313 | Oct 2003 | EP |
1376674 | Jan 2004 | EP |
1403914 | Mar 2004 | EP |
2269050 | Jan 1994 | GB |
62298152 | Dec 1987 | JP |
S63296282 | Feb 1988 | JP |
H03211885 | Jan 1990 | JP |
H03173180 | Jul 1991 | JP |
03211885 | Sep 1991 | JP |
H05315620 | Nov 1993 | JP |
H06350090 | Dec 1994 | JP |
H07045817 | Feb 1995 | JP |
H07235676 | Sep 1995 | JP |
H08167711 | Jun 1996 | JP |
08250731 | Sep 1996 | JP |
H09129877 | May 1997 | JP |
H09191103 | Jul 1997 | JP |
H109260645 | Oct 1997 | JP |
H110032331 | Feb 1998 | JP |
H10173175 | Jun 1998 | JP |
H10214809 | Aug 1998 | JP |
H110214809 | Aug 1998 | JP |
H1117179 | Jan 1999 | JP |
H11068102 | Mar 1999 | JP |
2000191344 | Mar 2000 | JP |
2000223705 | Aug 2000 | JP |
2000332246 | Nov 2000 | JP |
2001016080 | Jan 2001 | JP |
2001308327 | Nov 2001 | JP |
2002016080 | Jan 2002 | JP |
2002110978 | Apr 2002 | JP |
2002110984 | Apr 2002 | JP |
2002134705 | May 2002 | JP |
2002190593 | Jul 2002 | JP |
2002222950 | Aug 2002 | JP |
2002246596 | Aug 2002 | JP |
2002368221 | Dec 2002 | JP |
2002373988 | Dec 2002 | JP |
2003030396 | Jan 2003 | JP |
2003515954 | May 2003 | JP |
2003282870 | Oct 2003 | JP |
2003309263 | Oct 2003 | JP |
2003324196 | Nov 2003 | JP |
2004522319 | Jul 2004 | JP |
2004241413 | Aug 2004 | JP |
2005032941 | Feb 2005 | JP |
2005057050 | Mar 2005 | JP |
2005142240 | Jun 2005 | JP |
2005191221 | Jul 2005 | JP |
2005524970 | Aug 2005 | JP |
2005268679 | Sep 2005 | JP |
2006202931 | Aug 2006 | JP |
2006339558 | Dec 2006 | JP |
2007027561 | Feb 2007 | JP |
2007158275 | Jun 2007 | JP |
2007189192 | Jul 2007 | JP |
2007529115 | Oct 2007 | JP |
2008042056 | Feb 2008 | JP |
2008511982 | Apr 2008 | JP |
2008171887 | Jul 2008 | JP |
2008543046 | Nov 2008 | JP |
2008546189 | Dec 2008 | JP |
2008546216 | Dec 2008 | JP |
2009004411 | Jan 2009 | JP |
2009043966 | Feb 2009 | JP |
2009505403 | Feb 2009 | JP |
2009141005 | Jun 2009 | JP |
2009522807 | Jun 2009 | JP |
2009542002 | Nov 2009 | JP |
2010505270 | Feb 2010 | JP |
2011258834 | Dec 2011 | JP |
2012023272 | Feb 2012 | JP |
2012059943 | Mar 2012 | JP |
2012199385 | Oct 2012 | JP |
2012216675 | Nov 2012 | JP |
2013508980 | Mar 2013 | JP |
2013171931 | Sep 2013 | JP |
490853 | Jun 2002 | TW |
I302028 | Oct 2008 | TW |
9403922 | Feb 1994 | WO |
200025363 | May 2000 | WO |
200025365 | May 2000 | WO |
2000042665 | Jul 2000 | WO |
0065646 | Nov 2000 | WO |
200065646 | Nov 2000 | WO |
0141206 | Jun 2001 | WO |
0199177 | Dec 2001 | WO |
03010812 | Feb 2003 | WO |
200105116 | Dec 2004 | WO |
2005065385 | Jul 2005 | WO |
2006025035 | Mar 2006 | WO |
2006058210 | Jun 2006 | WO |
2006126998 | Nov 2006 | WO |
2006127914 | Nov 2006 | WO |
2007002857 | Jan 2007 | WO |
2007021701 | Feb 2007 | WO |
2007129261 | Nov 2007 | WO |
2008156071 | Dec 2008 | WO |
2009026174 | Feb 2009 | WO |
2011050115 | Apr 2011 | WO |
2014091545 | Jun 2014 | WO |
Entry |
---|
Xiao et al., (“Current Sensing Trench Power MOSFET for Automotive Applications,” 20th Annual IEEE Applied Power Electronics Conference and Exposition, vol. 2 pp. 766-770, APEC 2005. |
Hattori, et al.; Design of a 200V Super Junction MOSFET with N-Buffer Regions and its Fabrication by Trench Filling; Proceedings of 2004 International Symposium on Power Semiconductor Devices & ICS, Kitakyushu; 2004. |
L. Parechanian-Allen et al., “Device Quality Growth and Characterization of (110) GaAs Grown by Molecular Beam Epitaxy”, submitted to Applied Physics Letters, Nov. 1986, Lawrence Berkeley Laboratory University of California, Berkeley, California, LBL-22564. |
L. Parechanian-Allen et al., “Surface Faceting of (110) GaAs: Analysis and Elimination”, presented at the Material Research Society Fall Conference, Session I, Boston, MA, Dec. 1, 1986, Lawrence Berkeley Laboratory Jniversity of California, Berkeley, California, LBL-22577. |
Masakatsu Hoshi et al., “A DMOSFET Having a Cell Array Field Ring for Improving Avalanche Capability”, May 18, 1993, IEEE, Proceedings of the 5th International Symposium on Power Semiconductor Devices and ICs (ISPSD), Monterey, California, May 18-20, 1993, pp. 141-145, XP000380145. |
Y. C. Pao et al., “(110)-Oriented GaAs MESFET's”, IEEE Electron Device Letters, vol. 9, No. 3, pp. 119-121, Mar. 1988. |
Furukawa et al., “Low On-Resistance 1.2kV 4H-SiC MOSFETs Integrated with Current Sensor,” Proceedings of the 23rd International Symposium on Power Semiconductor Devices & IC's, pp. 288-291, May 23-26, 2011. |
Baba, Y. et al., “High Reliable UMOSFET with Oxide-nitride Complex Gate Structure”, IEEE, May 26, 1997, pp. 369-372. |
Hsu et al., “A Novel Trench Termination Design for 100-V TMBS Diode Application”, IEEE Electron Device Letters, vol. 22, No. 11, Nov. 2001, pp. 551-552. |
Imai; K. et al., “Decrease in Trenched Surface Oxide Leakage Currents by Rounding Off Oxidation”, Extended Abstracts of the 18th (1986 International) Conference on Solid State Devices and Materials, Tokyo, Aug. 20, 1986, pp. 303-306. |
Initial Publication with ISR, dated Nov. 7, 2013, International application No. PCT/US2013/038956, Korean Intellectual Property Office, Republic of Korea. |
Initial Publication with ISR, dated Nov. 7, 2013, International application No. PCT/US2013/038957, Korean Intellectual Property Office, Republic of Korea. |
Effects on Selecting Channel Direction in Improving Performance of Sub-100 nm MOSFETs Fabricated on (110) Surface Si Substrate Japanese Journal of Applied Physics, Part 1, vol. 43, No. 4B, Apr. 2004 pp. 1723-1728 (Nakamura et al.), XP00122768. |
Sugi et al,; (“A 30V Class Extremely Low On-Resistance Meshed Trench Lateral Power MOSFET.” IEEE IEDM Technical Digest, pp. 297-300, Sep. 2002) (Year: 2002). |
Number | Date | Country | |
---|---|---|---|
20170322239 A1 | Nov 2017 | US |
Number | Date | Country | |
---|---|---|---|
62039335 | Aug 2014 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14830324 | Aug 2015 | US |
Child | 15634901 | US |