The present disclosure relates to a wide band gap transistor with nanolaminated insulating gate structure and to a process for manufacturing a wide band gap transistor.
Semiconductor materials, which have a Wide Band Gap (WBG), in particular, which have an energy value Eg of the band gap being greater than 1.1 eV, low on-state resistance (RON), a high value of thermal conductivity, high operating frequency and high saturation velocity of charge carriers, are particularly suitable for producing electronic components for power applications, such as MOSFET, JFET, HEMT (High Electron Mobility Transistors) and MISHEMT (Metal-Insulator-Semiconductor High Electron-Mobility Transistors).
A material having similar characteristics, and designed to be used for manufacturing electronic components, is silicon carbide (SiC) in its different polytypes (for example, 3C-SiC, 4H-SiC, 6H-SiC).
Another example of material, which is advantageously exploited for this purpose, is gallium nitride (GaN). For example, high-mobility field-effect transistors are known based on the formation of layers of two-dimensional electron gas (2DEG) with high mobility at a heterojunction, that is at the interface between semiconductor materials having different band gap. For example, HEMT transistors are known based on the heterojunction between a layer of aluminum gallium nitride (AlGaN) and a layer of gallium nitride (GaN).
In power transistors made of SiC or GaN, using high-permittivity dielectrics is advantageous to form insulating gate structures. In fact, these materials allow both the electric field inside the insulating gate structures and the on-state resistance RON of the devices to be reduced and, in addition, also entail benefits for the threshold voltage.
A problem of high-permittivity materials currently used is linked to the tendency to deteriorate when exposed to high temperatures. In particular, at temperatures commonly reached in some steps of the manufacturing of wide band gap devices, pure high-permittivity materials tend to crystallize and the phase change may lead to an increase in the leakage currents of the devices. For example, the formation of ohmic contacts typically include high-temperature annealing steps and may cause the crystallization of the high-permittivity dielectrics. Consequently, the process flow has to be organized so as to perform the steps that include high temperatures before forming the insulating gate structures. However, this process sequence may include additional steps otherwise unnecessary, which entail an increase in production costs. For example, an additional photolithography has to be performed to define the ohmic contacts separately from the insulating gate structure.
On the other hand, materials such as silicon oxide tolerate even very high temperatures without degrading, but do not have sufficient permittivity to achieve the high performances often desired.
Various embodiments of the present disclosure provide a wide band gap transistor and a process for manufacturing a wide band gap transistor, which allow the limitations described to be overcome or at least mitigated.
The wide band gap transistor includes a semiconductor structure, having at least one wide band gap semiconductor layer of gallium nitride or silicon carbide; an insulating gate structure; and a gate electrode, separated from the semiconductor structure by the insulating gate structure. The insulating gate structure contains a mixture of aluminum, hafnium and oxygen.
For a better understanding of the present disclosure, some embodiments thereof will now be described, purely by way of non-limiting example and with reference to the attached drawings, wherein:
The present disclosure relates to the manufacture of insulating gate structures in particular in wide band gap transistors.
During the annealing step, aluminum oxide and hafnium oxide diffuse at the interfaces between the layers 8a, 8b and mix. Therefore, the mixture of aluminum, hafnium and oxygen is present at least at the interfaces. According to the initial thickness of the aluminum oxide layers 8a and the hafnium oxide layers 8b, the duration and the temperature of the annealing step, in the final insulating gate structure 8, the starting layered structure may be partially preserved (see, for example,
The channel layer 14 and the barrier layer 16 form a heterostructure 13 with a heterojunction 13a at the interface to each other. The heterostructure 13 extends, therefore, between a bottom side of the channel layer 14, which is part of the interface with the underlying substrate 12, and a top side 16a of the barrier layer 16.
The substrate 12, the channel layer 14 and the barrier layer 16 are hereinafter referred to, as a whole, as semiconductor structure 15. An active region 13a, defined in the semiconductor structure 15, accommodates, in use, the conductive channel of the HEMT device 10. In the embodiment of
The insulating gate structure 17, provided as already illustrated with reference to
According to further embodiments not shown, the semiconductor body 15 and well as the active region 13a accommodated therein, may comprise, according to the design preferences, a single layer or multiple layers of GaN, or GaN alloys, suitably doped or of an intrinsic type.
In the embodiment of
According to embodiments not shown, the source electrode 20 and the drain electrode 22 extend for a part of the thickness of the barrier layer 16, terminating inside the barrier layer 16.
According to further embodiments not shown, the source electrode 20 and the drain electrode 22 extend in depth into the semiconductor body 15, completely through the barrier layer 16, terminating at the interface between the barrier layer 16 and the channel layer 14.
According to further embodiments not shown, the source electrode 20 and the drain electrode 22 further extend partially through the channel layer 14 and terminate into the channel layer 14.
An example of a manufacturing process of the HEMT device 10 will be described below with reference to
Initially,
A gate stack 17′ is then formed, as described with reference to
Subsequently (
Referring to
An annealing step is then performed at a temperature comprised for example between 500° C. and 950° C., preferably between 600° C. and 800° C., for the formation of ohmic contacts. At the same time, the aluminum oxide layers 17a and the hafnium oxide layers 17b that are adjacent diffuse into each other at the respective interfaces and the insulating gate structure 17 is formed from the residual portions of the gate stack 17′, as shown in
A second sacrificial layer 27 (
Following the deposition of a metal layer or multilayer and the lift-off by (plasm or wet) etching of the second sacrificial layer 27, the gate electrode 18 is formed in a position corresponding to the opening 28. Optionally, a further annealing step may be performed after the deposition of the metal layer or multilayer, for example at 400° C.
After conventional and not illustrated final processing steps and the dicing of the semiconductor wafer 30, the HEMT device 10 of
The diffusion of the aluminum oxide layers 17a and the hafnium oxide layers 17b during annealing allows a high permittivity value, typically intermediate between the permittivity values of the single intrinsic Al2O3 and HfO2 layers, to be maintained, while avoiding crystallization of the material during subsequent high temperature processing steps. In particular, the resistance to high temperatures advantageously allows the gate stack 17′ to be formed before forming the source and drain electrodes with the respective ohmic contacts without the material being degraded. In this manner a single photolithographic process and a single annealing step may be used to both define the insulating gate structure 17 and to form the source and drain electrodes with the respective ohmic contacts.
Body wells 107, having conductivity of a second type, here P-type, are formed inside the epitaxial layer 105 and accommodate respective source regions 108, with conductivity of the first type, in particular N+, and contact regions 109, with conductivity of the second type, in particular P+, and contiguous to respective source regions 108. The epitaxial layer 105 defines a Current Spread Layer (CSL) wherein the body wells 107 are embedded.
The body wells 107 are separated from each other by a distance normally less than 1 µm, for example 0.6 µm. The body wells 107 and the portion of the epitaxial layer 105 comprised therebetween form a parasitic JFET region.
An insulating gate structure 110 extends on the front side 102a of the semiconductor structure 102 on the epitaxial layer 105 (or on the enhancement layer 6, if any) between the source regions 108 and is surmounted by the gate electrode 100b. The insulating gate structure 110, provided as already illustrated with reference to
An example of a manufacturing process of the MOSFET 100 will be described below with reference to
Initially,
Then (
As shown in
Referring to
Once the drain electrode 100a and the source electrodes 100b have been formed, an annealing step is carried out, for example at an annealing temperature of 800° C. for the formation of silicides. In this step, wherein the gate stack 110′ is heated to the annealing temperature, the aluminum oxide and hafnium oxide of the layers 110a, 110b of the gate stack 110′ diffuse at the interfaces and mix. Thus, at least at the interfaces, the mixture of aluminum, hafnium and oxygen is present. According to the initial thickness of the aluminum oxide layers 110a and the hafnium oxide layers 110b, the duration and the temperature of the annealing step, in the final insulating gate structure 110, the starting layered structure may be partially preserved (as in the example of
After annealing (
After conventional and not illustrated final processing steps and the dicing of the semiconductor wafer 30, the MOSFET 100 of
The insulating gate structure 110 and the manufacturing process described allow high-permittivity dielectrics to be used as gate insulators in SiC MOSFETs instead of silicon oxide, for example, with a double advantage. On the one hand, in fact, the high permittivity allows the highest electric field values to be localized within the epitaxial layer 105. It is thus possible to optimize both the thickness of the same epitaxial layer 105 and the on-state resistance RON. On the other hand, the process flow is simplified because the nitric oxide post-oxidation annealing steps at high temperature (1100 - 1200° C.) are eliminated.
Finally, it is apparent that modifications and variations may be made to the described transistor and process, without departing from the scope of the present disclosure.
A wide band gap transistor may be summarized as including a semiconductor structure (2; 15; 102), including at least one wide band gap semiconductor layer (14, 16; 103, 105) of gallium nitride (GaN) or silicon carbide (SiC); an insulating gate structure (8; 17; 110); and a gate electrode (7; 18; 100c), separated from the semiconductor structure (2; 15; 102) by the insulating gate structure (8; 17; 110), wherein the insulating gate structure (8; 17; 110) contains a mixture of aluminum, hafnium and oxygen.
The semiconductor structure (15) may include a heterostructure (13) including a channel layer (14) of gallium nitride (GaN) and a barrier layer (16) of a material selected in the group consisting of aluminum gallium nitride (AlGaN), ternary alloys of aluminum and gallium or quaternary alloys of aluminum and gallium; and a heterojunction (13a) being formed at an interface between the channel layer (14) and the barrier layer (16).
The semiconductor structure (102) may include a substrate (103) of silicon carbide (SiC) having a conductivity of a type and a first doping level; and an epitaxial layer (105) of silicon carbide (SiC) having conductivity of said type and a second doping level lower than the first doping level.
The insulating gate structure (8; 17; 110) may be at least partially layered in a plurality of first regions (8a; 17a) containing aluminum oxide (Al2O3) and a plurality of second containing regions (8b; 17b) of hafnium oxide (HfO2) that are alternated with the first regions (8a; 17a).
The first regions (2a; 17a) and the second containing regions (8b; 17b) may have a thickness between 1 nm and 5 nm.
The insulating gate structure (8; 17; 110) may be amorphous.
A process for manufacturing a wide band gap transistor may be summarized as including forming a semiconductor structure (2; 15; 102), including at least one wide band gap semiconductor layer (14, 16; 103, 105) of gallium nitride (GaN) or silicon carbide (SiC); forming an insulating gate structure (8; 17; 110) on the semiconductor structure (2; 15; 102); and forming a gate electrode (7; 18; 100c) on the insulating gate structure (8; 17; 110), wherein the insulating gate structure (8; 17; 110) contains a mixture of aluminum, hafnium and oxygen.
Forming the semiconductor structure (2; 15; 102) may include forming a heterostructure (13) including a channel layer (14) of gallium nitride (GaN) and a barrier layer (16) of aluminum gallium nitride (AlGaN), a heterojunction (13a) being formed at an interface between the channel layer (14) and the barrier layer (16).
Forming the semiconductor structure (102) may include forming a substrate (103) of silicon carbide (SiC) having a conductivity of a type and a first doping level; and forming an epitaxial layer (105) of silicon carbide (SiC) having conductivity of said type and a second doping level lower than the first doping level.
Forming the insulating gate structure (8; 17; 110) may include depositing in alternated succession a plurality of aluminum oxide layers (8a; 17a; 110a) and a plurality of hafnium oxide layers (8b; 17b; 110b), forming a gate stack (8′; 17′; 110′); and performing an annealing so that the aluminum oxide of the aluminum oxide layers (8a; 17a; 110a) and the hafnium oxide of the hafnium oxide layers (8b; 17b; 110b) diffuse at interfaces between adjacent aluminum oxide layers (8a; 17a; 110a) and hafnium oxide layers (8b; 17b; 110b) and mix.
Performing an annealing may include heating the gate stack (8′; 17′; 110′) to an annealing temperature for an annealing duration and the annealing temperature and the annealing duration may be selected so as to prevent the insulating gate structure (8; 17; 110) from crystallizing.
The temperature may be between 500° C. and 950° C., preferably between 600° C. and 800° C., and the annealing duration may be between 30 s and 600 s.
Depositing in succession may include depositing by Atomic Layer Deposition (ALD).
The aluminum oxide layers (8a; 17a; 110a) and the hafnium oxide layers (8b; 17b; 110b) may have a thickness between 0.5 nm and 10 nm.
The process may include forming at least one source electrode (3; 20; 100b) and a drain electrode (4; 20; 100a), after forming the gate stack (8′; 17′; 110′).
The various embodiments described above can be combined to provide further embodiments. These and other changes can be made to the embodiments in light of the above-detailed description. In general, in the following claims, the terms used should not be construed to limit the claims to the specific embodiments disclosed in the specification and the claims, but should be construed to include all possible embodiments along with the full scope of equivalents to which such claims are entitled. Accordingly, the claims are not limited by the disclosure.
Number | Date | Country | Kind |
---|---|---|---|
102022000001478 | Jan 2022 | IT | national |