1. Field of the Invention
The present invention relates to a chip package, and more particularly, to a chip package having a lead frame serving as a heat sink. The invention also relates to a method of forming the chip package.
2. Background of the Related Art
A ball grid array (BGA) semiconductor package is widely used since the package is capable of having a large number of pins in a predetermined area. Also, the external terminals of the device are short, which helps to prevent them from being bent. Such a semiconductor package may be quickly mounted on a mother board through a reflow process, thereby reducing a manufacturing time.
As shown in
Since the solder balls of the above-described BGA semiconductor package are located opposite to an active surface of the semiconductor chip (i.e., the upper surface of the semiconductor chip having bond pads), there is a limitation on the minimum size of the semiconductor package due to the height necessary to allow the wires to bend from the top of the chip down to the PCB.
Also, heat generated in the semiconductor chip is not effectively radiated outside the package. Accordingly, such a package is not suitable for a high-powered semiconductor device.
It is an object of the present invention to solve the problems and disadvantages of the related art.
It is another object of the present invention to more efficiently radiate heat.
It is a further object of the invention to enable a lead frame to serve as a heat sink.
A further object of the present invention is to provide a packaging for a high-powered semiconductor device which radiates high temperature heat.
To achieve the above objects, a fabrication method for an area array type semiconductor package embodying the invention, includes the steps of forming solder bumps on bonding pads of a semiconductor chip, bonding said semiconductor chip to a lead frame; packaging a predetermined area of the lead frame and the semiconductor chip with a molding resin, and trimming and forming said lead frame.
The lead frame may include a plurality of die paddles which are attached to a corresponding plurality of semiconductor chips by a thermal conductive adhesive. A plurality of leads are attached to each of the die paddles at a certain interval and serve to radiate heat to an exterior of the package.
In a chip package embodying the invention, a chip is attached to a lead frame having a plurality of leads. A plurality of conductive media are formed on bond pads of the chip. A molding resin packages portions of the chip and the lead frame.
Additional advantages, objects, and features of the invention will be set forth in part in the description which follows and in part will become apparent to those having ordinary skill in the art upon examination of the following or may be learned from practice of the invention. The objects and advantages of the invention may be realized and attained as particularly pointed out in the appended claims.
The invention will be described in detail with reference to the following drawings in which like reference numerals refer to like elements, and wherein:
Next as shown in
In an alternate embodiment, as shown in
As described above, an area array type semiconductor package according to the present invention uses a lead frame, to which the semiconductor chip is bonded, as a heat sink. This allows the package to be used for a high-powered semiconductor device which radiates heat at a high temperature.
Also, unlike the background art semiconductor package which communicates with bond pads of a chip through metal wires and conductive regions passing through a PCB, the area array type semiconductor package according to the present invention includes conductive media such as solder bumps or solder balls directly attached to the bond pads of a chip. The conductive media act as external output terminals. This configuration allows the dimensions of the semiconductor package to be minimized. Also, the bonding pad arrangement can easily be planned, and electrical characteristics of the semiconductor package can be improved. In addition, because the space between the semiconductor chip and the PCB can be underfilled with a molding compound or resin, a reliability of the solder joint can be improved.
The foregoing embodiments are merely exemplary and are not to be construed as limiting the present invention. The present teaching can be readily applied to other types of apparatus. Many alternatives, modifications, and variations will be apparent to those skilled in the art. In the claims, means-plus-function clauses are intended to cover the structures described herein as performing the recited function and not only structural equivalents but also equivalent structures. For example, although a wire and a solder ball may not be structural equivalents in that a wire can be routed in various ways over a substantial distance to electrically connect two elements, whereas a solder bump must be sandwiched between the elements being connected, in the environment of making electrical connections, a wire and a solder bump may be equivalent structures.
Number | Date | Country | Kind |
---|---|---|---|
97-65912 | Dec 1997 | KR | national |
This is a divisional application of application Ser. No. 09/200,937, filed Nov. 30, 1998, now U.S. Pat. No. 6,316,837.
Number | Name | Date | Kind |
---|---|---|---|
5053852 | Biswas et al. | Oct 1991 | A |
5157480 | McShane et al. | Oct 1992 | A |
5182631 | Tomimuro et al. | Jan 1993 | A |
5197183 | Chia et al. | Mar 1993 | A |
5241133 | Mullen, III et al. | Aug 1993 | A |
5253010 | Oku et al. | Oct 1993 | A |
5343076 | Katayama et al. | Aug 1994 | A |
5348214 | Nishiguchi et al. | Sep 1994 | A |
5355283 | Marrs et al. | Oct 1994 | A |
5387554 | Liang | Feb 1995 | A |
5666003 | Shibata et al. | Sep 1997 | A |
5703406 | Kang | Dec 1997 | A |
5767573 | Noda et al. | Jun 1998 | A |
5790378 | Chillara | Aug 1998 | A |
5817540 | Wark | Oct 1998 | A |
5834831 | Kubota et al. | Nov 1998 | A |
5835988 | Ishii | Nov 1998 | A |
5869883 | Mehringer et al. | Feb 1999 | A |
5883439 | Saitoh | Mar 1999 | A |
5886404 | You | Mar 1999 | A |
5923954 | Cho | Jul 1999 | A |
5963796 | Kim | Oct 1999 | A |
5965936 | Stave | Oct 1999 | A |
5989940 | Nakajima | Nov 1999 | A |
5990563 | Kim | Nov 1999 | A |
6232213 | King et al. | May 2001 | B1 |
6277670 | You | Aug 2001 | B1 |
6374675 | DePetrillo | Apr 2002 | B1 |
6566164 | Glenn et al. | May 2003 | B1 |
20010013645 | King et al. | Aug 2001 | A1 |
20010054752 | Woodworth et al. | Dec 2001 | A1 |
20020005571 | Jiang et al. | Jan 2002 | A1 |
20020031865 | Chen et al. | Mar 2002 | A1 |
20030160321 | Cloud et al. | Aug 2003 | A1 |
Number | Date | Country | |
---|---|---|---|
20020038904 A1 | Apr 2002 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09200937 | Nov 1998 | US |
Child | 09970876 | US |