1. Field of Invention
The present invention relates to a chip package and fabrication method thereof.
2. Description of Related Art
The finger print sensor and the RF (radio frequency) sensor require the use of a flat sensing surface to detect a signal, and the detecting accuracy of these sensing devices is reduced if the sensing surface is not flat. For example, a finger is pressed against the sensing surface of the finger print sensor. If the sensing surface is not flat, it will be difficult to detect complete fingerprint.
In addition, a through silicon via (TSV) is formed in a wafer to expose a pad from the TSV in the fabrication of the above sensing devices. Then, a chemical vapor deposition (CVD) process is applied to form a isolation layer on the pad and on the sidewalls of the TSV. After that, a patterning process is applied to form an opening in the isolation layer to expose the pad. Generally, the patterning process includes exposing, developing and etching processes. In the subsequent process, a redistribution layer is formed on the isolation layer and electrically connected to the pad exposed by the opening of the isolation layer.
However, the CVD and patterning processes are required to spend a lot process time and machine costs.
The present disclosure provides a chip package including a chip, a laser stop layer, a first though hole, an isolation layer, a second though hole and a conductive layer. The chip has a conductive pad, a first surface and a second surface opposite to the first surface, and the conductive pad is below the first surface. The laser stop layer is disposed above the first surface and covering the conductive pad, and the first though hole is extended from the second surface to the first surface to expose the laser stop layer. The isolation layer is disposed below the second surface and in the first through hole, and the isolation layer has a third surface opposite to the second surface. The second though hole is extended from the third surface to the first surface, and the second though hole is through the first through hole to expose the laser stop layer. The conductive layer is disposed below the third surface and extended into the second though hole to contact the laser stop layer.
In various embodiments of the present disclosure, the chip package further includes a passivation layer and an external conductive connection. The passivation layer is below the third surface and the conductive layer, and the passivation layer has an opening exposing the conductive layer. The external conductive connection is in the opening and in contact with the conductive layer.
In various embodiments of the present disclosure, a hole diameter of the second through hole is less than a hole diameter of the first through hole.
In various embodiments of the present disclosure, the conductive layer includes a seed layer and a metal layer.
In various embodiments of the present disclosure, a sidewall and a bottom of the second though hole are rough surfaces.
In various embodiments of the present disclosure, the laser stop layer includes copper.
In various embodiments of the present disclosure, the laser stop layer has a thickness in a range from about 3 micrometers to 20 micrometers.
In various embodiments of the present disclosure, the isolation layer includes epoxy.
In various embodiments of the present disclosure, a thickness of the conductive layer below the third surface of the isolation layer is greater than a thickness of the conductive layer on a sidewall of the second through hole.
In various embodiments of the present disclosure, a thickness of the conductive layer on a sidewall of the second through hole is greater than a thickness of the conductive layer below the laser stop layer.
The present disclosure provides a method of fabricating a chip package, and the method includes following steps. A wafer is provided having a conductive pad, a first surface and a second surface opposite to the first surface, which the conductive pad is below the first surface. A laser stop layer is formed above the first surface to cover the conductive pad, and a support body is formed above the first surface to cover the laser stop layer. A first though hole is formed to extend from the second surface to the first surface to expose the laser stop layer, and an isolation layer is formed below the second surface to fill the first through hole, which the isolation layer has a third surface opposite to the second surface. A laser is used to remove a portion of the isolation layer to form a second though hole, and the laser is through the first through hole and stopped at the laser stop layer. A conductive layer is formed below the third surface and below the laser stop layer exposed from the second though hole.
In various embodiments of the present disclosure, the method further includes following steps. A passivation layer is formed below the third surface of the isolation layer and below the conductive layer, and the passivation layer is patterned to form an opening exposing the conductive layer.
In various embodiments of the present disclosure, the method further includes forming an external conductive connection in the opening, and the external conductive connection is in contact with the conductive layer.
In various embodiments of the present disclosure, the method further includes following steps. The support body is removed, and the wafer, the isolation layer and the passivation layer are diced along a scribe line to form the chip package.
In various embodiments of the present disclosure, the laser is aligned to the first through hole when using the laser to remove the portion of the first isolation layer.
In various embodiments of the present disclosure, forming the conductive layer includes following steps. A seed layer is formed below the third surface and in the second though hole, and a metal layer is formed below the seed layer.
In various embodiments of the present disclosure, the laser stop layer is formed by electroplating.
In various embodiments of the present disclosure, the isolation layer is formed by printing or coating.
In various embodiments of the present disclosure, the method further includes polishing the second surface of the wafer after forming the support body above the first surface.
In various embodiments of the present disclosure, the method further includes coating, imprinting, molding or polishing the third surface of the isolation layer after forming the isolation layer below the second surface and filling the first through hole.
The invention can be more fully understood by reading the following detailed description of the embodiment, with reference made to the accompanying drawings as follows:
The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
Continuing in
In some embodiments, the material of the laser stop layer 120 is selected from a conductive material able to block the laser, such as copper. In addition, the laser stop layer 120 has a sufficient thickness to block the laser. In various embodiments, a thickness T2 of the laser stop layer 120 above the first surface 112 is between 3 and 20 micrometers.
Continuing in
In some embodiments, the external conductive connection 160 includes a solder ball, a bump or other well-known structures in the industry, and a shape of the external conductive connection 160 includes spherical, oval, square or rectangular, but not limited thereto.
In some embodiments, the chip package 100 is a finger print sensor or a RF sensor, but not limited thereto.
After forming the second through hole 134, the conductive layer 140 is formed below the third surface 132 of the isolation layer 130. The conductive layer 140 is further extended to cover the sidewalls 135 and the bottom 136 of the second through hole 134, so as the conductive layer 140 is electrically connected to the laser stop layer 120. As aforementioned, the conductive layer 140 includes a seed layer 142 and a metal layer 144, for example, the seed layer 142 is formed by a physical vapor deposition method, and then the metal layer 144 is formed by electroplating. The conductive layer 140 has a thickness T1 below the third surface 132 of the isolation layer 130, a thickness T2 on the sidewalls 135 of the second through hole 134, and a thickness T3 below the bottom 136 of the second through hole 134. The thickness T1 is greater than thickness T2, and the thickness T2 is greater than thickness T3, since the metal layer 144 is formed by electroplating.
Referring to
Refer to step 410 and
Refer now to step 420 and
Continuing in step 430 and
Continuing in step 440 and
Continuing in step 450 and
Continuing in step 460 and
Continuing in step 470 and
In some embodiments, the support body 510 above the first surface 112 of the wafer 500 is removed after forming the passivation layer 150. In some embodiments, the support body 510 on the first surface 112 of the wafer 500 is removed after forming the external conductive connection 160.
Continuing in step 480 and
The embodiments of the present disclosure discussed above have advantages over existing methods and structures, and the advantages are summarized below. The chip package and the fabrication method thereof omit the conventional processes of chemical vapor depositing the isolation layer and patterning the isolation layer. In addition, laser is applied to reduce a hole diameter of the through hole, which is benefit for miniaturization design, and further saves process time and machine costs. On the other hand, no additional process is applied to the first surface of the chip, which has excellent flatness to improve detecting accuracy of the chip package.
Although the present invention has been described in considerable detail with reference to certain embodiments thereof, other embodiments are possible. Therefore, the spirit and scope of the appended claims should not be limited to the description of the embodiments contained herein. Reference will now be made in detail to the embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
This application claims priority to U.S. provisional Application Ser. No. 62/153,987, filed Apr. 28, 2015, which is herein incorporated by reference.
Number | Date | Country | |
---|---|---|---|
62153987 | Apr 2015 | US |