1. Field of the Invention
This invention relates generally to semiconductor processing, and more particularly to circuit boards for holding integrated circuits and to methods of making the same.
2. Description of the Related Art
Many current integrated circuits are formed as multiple dice on a common silicon wafer. After the basic process steps to form the circuits on the dice are complete, the individual dice are cut from the wafer. The cut dice are then often mounted to structures, such as circuit boards, or packaged in some form of enclosure.
One frequently-used package consists of a substrate upon which a die is mounted. The upper surface of the substrate includes electrical interconnects. The die is manufactured with a plurality of bond pads. A collection of solder bumps are provided between the bond pads of the die and substrate interconnects to establish ohmic contact. An underfill material is deposited between the die and the substrate to act as a material that prevents damage to the solder bumps due to mismatches in the coefficients of thermal expansion between the die and the substrate, and an adhesive to hold the die. The substrate interconnects include an array of solder pads that are arranged to line up with the die solder bumps. After the die is seated on the substrate, a reflow process is performed to enable the solder bumps of the die to metallurgically bond to the solder pads of the substrate.
One conventional type of substrate consists of a core laminated between upper and lower build-up layers. The core itself usually consists of four layers of glass filled epoxy. The build-up layers, which may number four or more on opposite sides of the core, are formed from some type of polymer resin. Various metallization structures are interspersed in the core and build-up layers in order to provide electrical pathways between pins, pads or other solder balls on the lowermost layer of the substrate and the pads that bond with the chip solder bumps. The pins, pads or solder balls are designed to electrically interface with a pin grid array socket, a land grid array socket or a ball grid array land pattern of another electrical device, such as a printed circuit board.
The core provides a certain stiffness to the substrate. Even with that provided stiffness, conventional substrates still tend to warp due to mismatches in coefficients of thermal expansion for the chip, underfill and substrate. One conventional technique for shoring up the stiffness of a chip package substrate involves the mounting of a stiffener ring to an upper side of the package substrate. These types of conventional stiffeners are frequently fabricated from copper, aluminum or steel and require an adhesive to adhere to the substrate.
Circuit board warpage can artificially inflate the thickness or so-called “z-height” of the chip and circuit board combination. If placed in a conventional personal computer environment, space may not be limited so the thickness or z-height of the chip and circuit board combination may not be a significant concern. However, portable computing devices, such as smart phones and tablet computers, can often require a thin form factor. Indeed, thinness can both reduce the weight and increase the aesthetic appeal of portable devices. It is a technical challenge to reduce the z-height of a chip and circuit board combination while counteracting warpage effects. Thickening a circuit board core or using a stiffener ring can help, but these measures can also further add to z-height of the device. Another pitfall of warpage is the potential for the creation of solder joint defects in instances where solder balls are used as interconnects. This issue may arise both during system board mounting and subsequent system operation.
The present invention is directed to overcoming or reducing the effects of one or more of the foregoing disadvantages.
In accordance with one aspect of an embodiment of the present invention, an apparatus is provided that includes a circuit board that has a first side adapted to have a semiconductor chip mounted thereon. The circuit board includes four corner hollows.
In accordance with another aspect of an embodiment of the present invention, a method of manufacturing is provided that includes singulating a circuit board from a substrate of plural of the circuit boards, wherein the circuit board is shaped to have four corner hollows.
In accordance with another aspect of an embodiment of the present invention, a method of manufacturing is provided that includes forming a circuit board as part of a substrate of plural of the circuit boards and singulating the circuit board from the substrate, wherein the circuit board is shaped to have four corner hollows.
The foregoing and other advantages of the invention will become apparent upon reading the following detailed description and upon reference to the drawings in which:
Various circuit boards, such as semiconductor chip package substrates, with warpage resistance are disclosed. In variant, the circuit board is fabricated with four corner hollows that tend to break up the outline of and shorten the edges of the circuit board. The hollows may be a variety of shapes. Additional details will now be described.
In the drawings described below, reference numerals are generally repeated where identical elements appear in more than one figure. Turning now to the drawings, and in particular to
An exemplary embodiment of a semiconductor chip device 70 designed to address the technical deficiencies described above is depicted pictorially in
The circuit board 80a and any disclosed alternatives may be a package substrate, a circuit card, a system board or virtually any other type of printed circuit board. An organic embodiment of the circuit board 80a may consist of a core/build-up configuration. In this regard, the circuit board 80a may consist of a central core upon which one or more build-up layers are formed and below which an additional one or more build-up layers are formed. The core itself may consist of a stack of one or more layers. One example of such an arrangement may be termed a so called “2-4-2” arrangement where a four-layer core laminated between two sets of two build-up layers. The number of layers in the circuit board 80a can vary from four to sixteen or more, although less than four may be used. So-called “coreless” designs may be used as well. The layers of the circuit board 80a may consist of an insulating material, such as various well-known epoxies, interspersed with metal interconnects, such as traces and vias (not visible). Optionally, ceramic substrates may be used for the circuit board 80a.
An upper surface 85 of the circuit board 80a may be populated with plural components 90, which may be passive devices, such as capacitors, inductors or resistors, or other types of components as desired. To interface electrically with another device, such as a circuit board or other device (not shown), the circuit board 80a may be provided with the ball grid array consisting of plural solder balls 95. Optionally, a variety of other interconnect structures such as land grid arrays, pin grid arrays, or other types of interconnects such as conductive pillars with or without solder enhancement may be used.
To compensate for corner warpage risks, the diagonally positioned corners depicted in the conventional design in
The arrangement of the interconnects, such as the solder balls 95 depicted in
The provision of the corner hollows 100a, 105a, 110a and 115a need not adversely impact the routing of electrical traces within the circuit board 80a. In this regard, attention is now turned to
In the embodiment depicted in
As discussed briefly above, in conjunction with
An exemplary method of fabricating the circuit board 80a may be understood by referring now to
At some point in the manufacturing process, it is appropriate to singulate the circuit boards 80a from the strips 120. The circuit boards 80a may be divided from one another by plural dicing streets, one of which is labeled 130. The dicing streets are selected to yield the desired circuit board footprint complete with corner cutouts. The singulation process may be accomplished in a variety of ways. To illustrate a couple of exemplary processes the portion of the strip 123 circumscribed by the dashed rectangle 125 will be shown at greater magnification in
It may be desirable to add curvature to the footprints of the circuit boards to account for the cylindrical shape of the bit 147. For example, and as shown in
As noted above, the embodiments of the circuit boards described herein may take on a variety of shapes that provide resistance to corner warpage. In this regard, attention is now turned to
Another alternate exemplary embodiment of a semiconductor chip device 70′″ may be understood by referring now to
In the foregoing illustrative embodiments, the semiconductor chip devices 70, 70′, 70″ and 70′″ are configured as semiconductor chip packages with package substrates. However, the skilled artisan will appreciate that the usage of corner modification in order to suppress corner warpage may be applied to other types of circuit boards. For example,
It may be useful to incorporate a stiffener frame into a semiconductor chip that has corner cut outs. In this regard, attention is now turned to
While the invention may be susceptible to various modifications and alternative forms, specific embodiments have been shown by way of example in the drawings and have been described in detail herein. However, it should be understood that the invention is not intended to be limited to the particular forms disclosed. Rather, the invention is to cover all modifications, equivalents and alternatives falling within the spirit and scope of the invention as defined by the following appended claims.
This application claims benefit under 35 USC 119(e) of prior provisional application Ser. 61/866,698, filed Aug. 16, 2013.
Number | Name | Date | Kind |
---|---|---|---|
5072283 | Bolger | Dec 1991 | A |
5866943 | Mertol | Feb 1999 | A |
6046077 | Baba | Apr 2000 | A |
6051888 | Dahl | Apr 2000 | A |
6114048 | Jech et al. | Sep 2000 | A |
6114763 | Smith | Sep 2000 | A |
6224711 | Carden | May 2001 | B1 |
6313521 | Baba | Nov 2001 | B1 |
6317333 | Baba | Nov 2001 | B1 |
6380633 | Tsai | Apr 2002 | B1 |
6445062 | Honda | Sep 2002 | B1 |
6509630 | Yanagisawa | Jan 2003 | B1 |
6703704 | Alcoe et al. | Mar 2004 | B1 |
6756685 | Tao | Jun 2004 | B2 |
6784542 | Fukasawa et al. | Aug 2004 | B2 |
6944945 | Shipley et al. | Sep 2005 | B1 |
6979636 | Lin et al. | Dec 2005 | B1 |
7102228 | Kanda | Sep 2006 | B2 |
7123465 | Crane et al. | Oct 2006 | B2 |
7196426 | Nakamura et al. | Mar 2007 | B2 |
7960818 | Davis | Jun 2011 | B1 |
8575742 | Kim | Nov 2013 | B1 |
20010017408 | Baba | Aug 2001 | A1 |
20020114144 | Kumamoto et al. | Aug 2002 | A1 |
20030025180 | Alcoe et al. | Feb 2003 | A1 |
20030178722 | Xie et al. | Sep 2003 | A1 |
20040099958 | Schildgen et al. | May 2004 | A1 |
20040150118 | Honda | Aug 2004 | A1 |
20050230797 | Ho et al. | Oct 2005 | A1 |
20050282310 | Zhou | Dec 2005 | A1 |
20060208356 | Yamano et al. | Sep 2006 | A1 |
20060249852 | Chiu et al. | Nov 2006 | A1 |
20070183209 | Ni | Aug 2007 | A1 |
20080001308 | Chen | Jan 2008 | A1 |
20080054490 | McLellan et al. | Mar 2008 | A1 |
20080073784 | Lee | Mar 2008 | A1 |
20080142996 | Subramanian et al. | Jun 2008 | A1 |
20080272482 | Jensen et al. | Nov 2008 | A1 |
20080291636 | Mori | Nov 2008 | A1 |
20130258619 | Ley | Oct 2013 | A1 |
Number | Date | Country |
---|---|---|
9283889 | Oct 1997 | JP |
3161706 | Aug 2000 | JP |
3180794 | Apr 2001 | JP |
3189270 | May 2001 | JP |
3219043 | Aug 2001 | JP |
3228339 | Sep 2001 | JP |
2002190560 | Jul 2002 | JP |
3367554 | Nov 2002 | JP |
3384359 | Dec 2002 | JP |
3385533 | Jan 2003 | JP |
2003051568 | Feb 2003 | JP |
3459804 | Aug 2003 | JP |
2004260138 | Sep 2004 | JP |
200767010 | Mar 2007 | JP |
Entry |
---|
USPTO Office Action notification dated Feb. 20, 2015; U.S. Appl. No. 13/436,177. |
U.S. Appl. No. 11/748,618, filed May 15, 2007, Tosaya. |
U.S. Appl. No. 12/029,305, filed Feb. 11, 2008, Tosaya. |
U.S. Appl. No. 12/051,330, filed Mar. 19, 2008, Topacio. |
U.S. Appl. No. 12/198,227, filed Aug. 26, 2008, Khan et al. |
Horatio Quinones et al.; Flip Chip Encapsulation Reliability; ASYMTEK; Aug. 1998; pp. 1-13. |
Richard Blish, Ph.D.; Use Condition Based Reliability Evaluation of New Semiconductor Technologies; SEMATECH; Aug. 31, 1999; pp. 1-21. |
National Electronics Center of Excellence; Empfasis-Lead Free Soldering for Sustainment; A publication of the National Electronics Manufacturing Center for Excellence; http://www.empf.org/empfasis/oct03/3403pbsustain.htm; Mar./Apr. 2003; pp. 1-3. |
K.C. Norris et al.; Reliability of Controlled Collapse Interconnections; IBM J. Res. Development; May 1969; pp. 1-6. |
Werner Engelmaier; Solder Joints in Electronics: Design for Reliability; 1999; pp. 1-13. |
XILINX; Fine-Pitch BGA (FG456/FGG456) Package; www.xilinx.com; PK034 (v1.2.1); Mar. 23, 2005; p. 1. |
Lisa Kosanovic; New Wires for Old; http://www.memagazine.org/supparch/pejun04/newwires/newwires.html; Mechanical Engineering “Power & Energy,”; Jun. 2004; pp. 1-5. |
Wikipedia; Invar; http://en.wikipedia.org/wiki/Invar; unknown date; pp. 1-2. |
Invar; http://asuwlink.uwyo.edu/-metal/invar.html; Aug. 11, 2007; pp. 1-3. |
USPTO Office Action notification dated Oct. 23, 2015; U.S. Appl. No. 13/436,177. |
Anton Shiloy; Xbit Laboratories Hardware News; AMD Demos 17W Trinity Accelerated Processing Unit; Jan. 11, 2012; pp. 1-11. |
Tim Verry; PC Perspective News; AMD Shows off Trinity APU Die and Trinity Powered Notebook; Jan. 10, 2012; pp. 1-4. |
Btarunr; www.techpowerup.com; AMD Demonstrates Trinity APU, Its Own Thunderbolt-Alternative; Jan. 11, 2012; pp. 1-9. |
Number | Date | Country | |
---|---|---|---|
20150049441 A1 | Feb 2015 | US |
Number | Date | Country | |
---|---|---|---|
61866698 | Aug 2013 | US |