Claims
- 1. A contact structure for a semiconductor device comprising:
- a substrate having a conductive portion;
- a first insulative layer disposed on said conductive portion;
- a contact hole formed in said first insulative layer and ex-posing at least a portion of said conductive portion, said contact hole having a bottom surface and a sidewall surface;
- a layer of material disposed on said bottom surface and said sidewall surface, said layer of material partially filling said contact hole, wherein said layer of material comprises one of a conductive material or a memory material;
- a second insulative layer disposed on said layer of material within said contact hole, wherein a peripheral portion of said layer of material is exposed.
- 2. The contact structure of claim 1, wherein said contact hole is a trench.
- 3. The contact structure of claim 2, wherein said peripheral portion is a linear contact.
- 4. The contact structure of claim 1, wherein said contact hole is substantially circular.
- 5. The contact structure of claim 1, wherein said conductive material comprises copper.
- 6. The contact structure of claim 1, wherein said memory material comprises chalcogenide.
- 7. The contact structure of claim 4, wherein said peripheral portion is an annular contact.
- 8. A non-volatile memory element comprising:
- a substrate having a conductive region;
- a first insulative layer formed on said conductive region;
- a contact hole formed in said first insulative layer and exposing at least a portion of said conductive region, said contact hole having a bottom surface and a sidewall surface;
- a first layer of material disposed on said bottom surface and said sidewall surface, said first layer of material partially filling said contact hole, wherein said first layer of material comprises a first conductive material;
- a second insulative layer disposed on said first layer of material in said contact hole, said second insulative layer filling said contact hole and leaving exposed a peripheral portion of said first layer of material on said sidewall surface;
- a second layer of material formed over at least a portion of said exposed peripheral portion of said first layer of material, said second layer of material comprising a memory material; and
- a conductive layer formed over said second layer of material.
- 9. The non-volatile memory element of claim 8, wherein said conductive region forms a word line for said non-volatile memory element.
- 10. The non-volatile memory element of claim 8, wherein said conductive layer forms a bit line for said non-volatile memory element.
- 11. The non-volatile memory element of claim 8, wherein said first memory material and said second memory material comprise chalcogenide.
- 12. The non-volatile memory element of claim 11, further comprising an access device coupled to one of said conductive region and said conductive layer.
- 13. The non-volatile memory element of claim 8, wherein said first and second insulative layers comprise silicon dioxide.
- 14. The non-volatile memory element of claim 8, wherein said contact hole is a trench.
- 15. The non-volatile memory element of claim 14, wherein said ex-posed peripheral portion is a linear contact.
- 16. The non-volatile memory element of claim 8, wherein said contact hole is substantially circular.
- 17. The non-volatile memory element of claim 16, wherein said exposed peripheral portion is an annular contact.
- 18. A contact structure for a semiconductor device comprising:
- a substrate having a conductive portion;
- a first insulative layer disposed on said conductive portion;
- a contact hole formed in said first insulative layer and exposing at least a portion of said conductive portion, said contact hole having a bottom surface and a sidewall surface;
- a layer of memory material disposed on said bottom surface and said sidewall surface, said layer of memory material partially filling said contact hole;
- a second insulative layer disposed on said layer of memory material within said contact hole, wherein a peripheral portion of said layer of memory material is exposed.
- 19. The contact structure of claim 18, wherein said contact hole is a trench.
- 20. The contact structure of claim 19, wherein said peripheral portion is a linear contact.
- 21. The contact structure of claim 18, wherein said contact hole is substantially circular.
- 22. The contact structure of claim 18, wherein said memory material comprises chalcogenide.
- 23. The contact structure of claim 21, wherein said peripheral portion is an annular contact.
- 24. A non-volatile memory element comprising:
- a substrate having a conductive region;
- a first insulative layer formed on said conductive region;
- a contact hole formed in said first insulative layer and exposing at least a portion of said conductive region, said contact hole having a bottom surface and a sidewall surface;
- a layer of conductive material disposed on said bottom surface and said sidewall surface, said layer of conductive material partially filling said contact hole;
- a second insulative layer disposed on said layer of conductive material in said contact hole, said second insulative layer filling said contact hole and leaving exposed a peripheral portion of said layer of conductive material on said sidewall surface;
- a layer of memory material formed over at least a portion of said exposed peripheral portion of said layer of conductive material; and
- a second conductive layer formed over said layer of memory material.
- 25. The non-volatile memory element of claim 24, wherein said conductive region forms a word line for said non-volatile memory element.
- 26. The non-volatile memory element of claim 24, wherein said second conductive layer forms a bit line for said non-volatile memory element.
- 27. The non-volatile memory element of claim 24, wherein said memory material comprises chalcogenide.
- 28. The non-volatile memory element of claim 24, further comprising an access device coupled to one of said conductive region and said second conductive layer.
- 29. The non-volatile memory element of claim 24, wherein said first and second insulative layers comprise silicon dioxide.
- 30. The non-volatile memory element of claim 24, wherein said contact hole is a trench.
- 31. The non-volatile memory element of claim 30, wherein said exposed peripheral portion is a linear contact.
- 32. The non-volatile memory element of claim 24, wherein said contact hole is substantially circular.
- 33. The non-volatile memory element of claim 32, wherein said exposed peripheral portion is an annular contact.
- 34. A non-volatile memory element comprising:
- a substrate having a conductive region;
- a first insulative layer formed on said conductive region;
- a contact hole formed in said first insulative layer and exposing at least a portion of said conductive region, said contact hole having a bottom surface and a sidewall surface;
- a layer of memory material disposed on said bottom surface and said sidewall surface, said layer of memory material partially filling said contact hole;
- a second insulative layer disposed on said layer of memory material in said contact hole, said second insulative layer filling said contact hole and leaving exposed a peripheral portion of said layer of memory material on said sidewall surface; and
- a layer of conductive material formed over at least a portion of said exposed peripheral portion of said layer of memory material.
- 35. The non-volatile memory element of claim 34, wherein said conductive region forms a word line for said non-volatile memory element.
- 36. The non-volatile memory element of claim 34, wherein said conductive layer forms a bit line for said non-volatile memory element.
- 37. The non-volatile memory element of claim 34, wherein said memory material comprises chalcogenide.
- 38. The non-volatile memory element of claim 34, further comprising an access device coupled to one of said conductive region or said conductive layer.
- 39. The non-volatile memory element of claim 34, wherein said first and second insulative layers comprise silicon dioxide.
- 40. The non-volatile memory element of claim 34, wherein said contact hole is a trench.
- 41. The non-volatile memory element of claim 40, wherein said exposed peripheral portion is a linear contact.
- 42. The non-volatile memory element of claim 34, wherein said contact hole is substantially circular.
- 43. The non-volatile memory element of claim 42, wherein said exposed peripheral portion is an annular contact.
- 44. The contact structure of claim 1, wherein said conductive material comprises carbon.
- 45. The contact structure of claim 1, wherein said conductive material comprises titanium nitride.
- 46. The contact structure of claim 1, wherein said conductive material comprises titanium.
- 47. The contact structure of claim 1, wherein said conductive material comprises aluminum.
- 48. The contact structure of claim 1, wherein said conductive material comprises tungsten.
- 49. The contact structure of claim 1, wherein said conductive material comprises tungsten silicide.
- 50. A non-volatile memory element comprising:
- a substrate having a conductive region;
- a first insulative layer formed on said conductive region;
- a contact hole formed in said first insulative layer and exposing at least a portion of said conductive region, said contact hole having a bottom surface and a sidewall surface;
- a first layer of material disposed on said bottom surface and said sidewall surface, said first layer of material partially filling said contact hole, wherein said first layer of material comprises a memory material;
- a second insulative layer disposed on said first layer of material in said contact hole, said second insulative layer filling said contact hole and leaving exposed a peripheral portion of said first layer of material on said sidewall surface; and
- a second layer of material formed over at least a portion of said exposed peripheral portion of said first layer of material, said second layer of material comprising a conductive material.
- 51. The non-volatile memory element of claim 50, wherein said conductive region forms a word line for said non-volatile memory element.
- 52. The non-volatile memory element of claim 50, wherein said second layer of material forms a bit line for said non-volatile memory element.
- 53. The non-volatile memory element of claim 50, wherein said memory material comprises chalcogenide.
- 54. The non-volatile memory element of claim 50, further comprising an access device coupled to one of said conductive region and said second layer of material.
- 55. The non-volatile memory element of claim 50, wherein said first and second insulative layers comprise silicon dioxide.
- 56. The non-volatile memory element of claim 50, wherein said contact hole is a trench.
- 57. The non-volatile memory element of claim 50, wherein said exposed peripheral portion is a linear contact.
- 58. The non-volatile memory element of claim 50, wherein said contact hole is substantially circular.
- 59. The non-volatile memory element of claim 58, wherein said exposed peripheral portion is an annular contact.
CROSS-REFERENCE TO RELATED APPLICATIONS
The following commonly owned and U.S. patent applications may be related to the present application and are hereby incorporated by reference:
U.S. patent application Ser. No. 08/486,639, filed Jun. 6, 1995, entitled "Memory Array Having A Multi-state Element And Method For Forming Such Array Or Cells Thereof"now U.S. Pat. No. 5,869,843;
U.S. patent application Ser. No. 08/486,375, filed Jun. 7, 1995, entitled "Chalcogenide Memory Cell With A Plurality Of Chalcogenide Electrodes"now U.S. Pat. No. 5,789,758;
U.S. patent application Ser. No. 08/697,341, filed Aug. 22, 1996, entitled "Memory Cell Incorporating A Chalcogenide Element And Method Of Making Same"; and
U.S. patent application Ser. No. 08/486,635, filed Jun. 7, 1995, entitled "Method and Apparatus for Forming an Integrated Circuit Electrode Having a Reduced Contact Area".
US Referenced Citations (33)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0 117 045 |
Aug 1984 |
EPX |