Claims
- 1. An integrated circuit chip package, comprising:
- an integrated circuit chip disposed in said package, said package having a planar surface; and
- at least one differential pair of signal lines connected to the integrated circuit chip, the at least one differential pair including a first signal line and a second signal line, the first and second signal lines each being disposed in spaced apart planes each parallel to said planar surface;
- a line normal to said planar surface passing through each of said signal lines of said differential pair.
- 2. The integrated circuit chip package of claim 1, further comprising a first ground plane adjacent the first signal line.
- 3. The integrated circuit chip package of claim 2, the first signal line being disposed between the first ground plane and the second signal line.
- 4. The integrated circuit chip package of claim 3, further comprising a second ground plane parallel to the first ground plane and adjacent the second signal line, the second signal line being disposed between the first signal line and the second ground plane.
- 5. The integrated circuit chip package of claim 4, the first and second ground planes being electrically connected by one or more vias.
- 6. The integrated circuit chip package of claim 1, the at least one differential pair comprising a plurality of differential pairs, each signal pair including a first and a second signal line, each said signal pair being being disposed in planes parallel to said planar surface, the first signal line being non-coplanar with the second signal line;
- a line normal to said planar surface passing through each of said signal lines of each of said differential pairs.
- 7. An integrated circuit chip, comprising:
- an integrated circuit chip and having a planar surface; and
- at least one differential pair of signal lines connected to the integrated circuit chip, the at least one differential pair including a first signal line and a second signal line, the first and second signal lines each being disposed in spaced apart planes each parallel to said planar surface;
- a line normal to said planar surface passing through each of said signal lines of said differential pair.
- 8. The integrated circuit chip of claim 7, the at least one differential pair comprising a plurality of differential pairs, each signal pair including a first and a second signal line, each said signal pair being disposed in planes parallel to said planar surface, the first signal line being non-coplanar with the second signal line;
- a line normal to said planar surface passing through each of said signal lines of each of said differential pairs.
Parent Case Info
This application claims priority under 35 USC .sctn. 119(e)(1) of provisional application Ser. No. 60/033,673 filed Dec. 18, 1996.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5293069 |
Kato et al. |
Mar 1994 |
|
5530287 |
Currie et al. |
Jun 1996 |
|
5625225 |
Huang et al. |
Apr 1997 |
|
5847935 |
Thaler et al. |
Dec 1998 |
|