Claims
- 1. An electronic chip component, comprising:
a semiconductor chip having an integrated circuit therein; and a meltable glue layer; said semiconductor chip having an active surface including a plurality of contact surfaces for connecting said integrated circuit to an external circuit carrier; said integrated circuit having a top non-conductive layer defining a level; each one of said plurality of said contact surfaces including a contact layer having pressure contact material; each one of said plurality of said contact surfaces protruding beyond said level of said top non-conductive layer of said integrated circuit; said contact layer having a height; and said meltable glue layer being adjusted to said height of said contact layer and covering said active surface of said semiconductor chip.
- 2. The electronic chip component according to claim 1, in combination with the external circuit carrier, wherein the external circuit carrier is a security chip carrier for consumer articles.
- 3. The electronic chip component according to claim 1, in combination with the external circuit carrier, wherein the external circuit carrier is a chip carrier with an antenna function for controlling access to vehicles and/or buildings.
- 4. The electronic chip component according to claim 1, in combination with the external circuit carrier, wherein the external circuit carrier is a chip carrier for identification cards, account cards, and/or chip cards.
- 5. The electronic chip component according to claim 1, in combination with the external circuit carrier, wherein the external circuit carrier is a chip carrier for controlling toys and/or models.
- 6. The electronic chip component according to claim 1, wherein said glue layer has a greater thickness between said pressure contact material than on said plurality of said contact surfaces.
- 7. The electronic chip component according to claim 1, in combination with the external circuit carrier, wherein:
the external circuit carrier has a non-conductive surface region and terminal pads; and in a molten state, said glue layer wets said non-conductive top layer of said integrated circuit and the non-conductive surface region of the circuit carrier and does not wet said pressure contact material of the electronic chip component or the terminal pads on the circuit carrier.
- 8. The electronic chip component according to claim 1, wherein said pressure contact surface is roughened.
- 9. The electronic chip component according to claim 1, the pressure contact surface is a ductile conductive metal alloy.
- 10. The electronic chip component according to claim 1, wherein said pressure contact material is an oxidation-resistant metal alloy.
- 11. The electronic chip component according to claim 1, wherein said pressure contact material is a nickel-gold alloy.
- 12. The electronic chip component according to claim 1, wherein said pressure contact material defines a plurality of pressure contact surfaces protruding 1.5 to 8 μm beyond said top non-conductive layer of said integrated circuit.
- 13. The electronic chip component according to claim 1, wherein said glue layer is at least as thick as said contact layer.
- 14. The electronic chip component according to claim 1, in combination with the external circuit carrier, wherein:
the external circuit carrier has terminal pads configured with spaces therebetween; and said contact layer is configured into a plurality of pressure contact surfaces having a thickness; and to an extent said glue surpasses said thickness of said plurality of said pressure contact surfaces and is positioned on said plurality of said pressure contact surfaces, said glue partly fills the spaces between the terminal pads of the external circuit carrier subsequent to contacting the electrical chip component and the external circuit carrier.
- 15. The electronic chip component according to claim 1, wherein said glue is a thermosetting plastic.
- 16. A method for fabricating a plurality of electronic chip components, the method which comprises:
providing a semiconductor wafer having a plurality of integrated circuits; producing a plurality of superelevated pressure contact surfaces by selectively applying a contact layer including pressure contact material to contact surfaces of the semiconductor wafer; applying a meltable glue layer, which is adjusted to a height of the contact layer, to a surface of the semiconductor wafer; and obtaining a plurality of integrated circuits having a plurality of pressure contact surfaces by dividing the semiconductor wafer.
- 17. The method according to claim 16, wherein the step of applying the contact layer includes selectively applying the contact layer by currentless deposition.
- 18. The method according to claim 16, wherein the step of applying the contact layer includes selectively applying a nickel-gold alloy by currentless deposition.
- 19. The method according to claim 16, wherein the step of applying the contact layer includes selectively applying the contact layer using a wave bath technique.
- 20. The method according to claim 16, wherein the step of applying the contact layer includes selectively depositing the contact layer using a mask.
- 21. The method according to claim 16, wherein the step of applying the contact layer includes depositing a flat contact layer and then using a masking technique to selectively plasma-etch the flat contact layer.
- 22. The method according to claim 21, which comprises using sputtering to perform the step of depositing the flat contact layer.
- 23. The method according to claim 21, which comprises using vapor deposition to perform the step of depositing the flat contact layer.
- 24. The method according to claim 21, which comprises using plasma deposition to perform the step of depositing the flat contact layer.
- 25. The method according to claim 16, which comprises performing the step of applying the glue layer by laminating the glue layer.
- 26. The method according to claim 16, which comprises performing the step of applying the glue layer by spraying on the glue layer.
- 27. The method according to claim 16, which comprises performing the step of applying the glue layer by spinning on the glue layer.
- 28. The method according to claim 16, which comprises performing the step of applying the glue layer using immersion coating.
- 29. The method according to claim 16, which comprises performing the step of applying the glue layer using roll coating and a film-forming medium.
- 30. The method according to claim 16, which comprises performing the step of applying the glue layer using powder coating and a film-forming medium.
- 31. The method according to claim 16, which comprises storing the plurality of individual integrated circuits in a magazine, after performing the step of dividing the semiconductor wafer.
- 32. A method for contacting an electronic chip component and an external circuit carrier, the method which comprises:
obtaining an individual electronic chip component by performing the method for fabricating the plurality of electronic chip components according to claim 16;aligning the pressure contact surfaces of the individual electronic chip component relative to terminal pads of a circuit carrier; and pressure-contacting the individual chip component to the external circuit carrier by using a heat and pressure pulse.
- 33. The method according to claim 32, wherein the step of applying the contact layer includes selectively applying the contact layer by currentless deposition.
- 34. The method according to claim 32, wherein the step of applying the contact layer includes selectively applying a nickel-gold alloy by currentless deposition.
- 35. The method according to claim 32, wherein the step of applying the contact layer includes selectively applying the contact layer using a wave bath technique.
- 36. The method according to claim 32, wherein the step of applying the contact layer includes selectively depositing the contact layer using a mask.
- 37. The method according to claim 32, wherein the step of applying the contact layer includes depositing a flat contact layer and then using a masking technique to selectively plasma-etch the flat contact layer.
- 38. The method according to claim 37, which comprises using sputtering to perform the step of depositing the flat contact layer.
- 39. The method according to claim 37, which comprises using vapor deposition to perform the step of depositing the flat contact layer.
- 40. The method according to claim 37, which comprises using plasma deposition to perform the step of depositing the flat contact layer.
- 41. The method according to claim 32, which comprises performing the step of applying the glue layer by laminating the glue layer.
- 42. The method according to claim 32, which comprises performing the step of applying the glue layer by spraying on the glue layer.
- 43. The method according to claim 32, which comprises performing the step of applying the glue layer by spinning on the glue layer.
- 44. The method according to claim 32, which comprises performing the step of applying the glue layer using immersion coating.
- 45. The method according to claim 32, which comprises performing the step of applying the glue layer using roll coating and a film-forming medium.
- 46. The method according to claim 32, which comprises performing the step of applying the glue layer using powder coating and a film-forming medium.
- 47. The method according to claim 32, which comprises storing the plurality of individual integrated circuits in a magazine, after performing the step of dividing the semiconductor wafer.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 100 46 296.0 |
Jul 2000 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application No. PCT/DE01/02098, filed Jun. 7, 2001, which designated the United States and was not published in English.
Continuations (1)
|
Number |
Date |
Country |
| Parent |
PCT/DE01/02098 |
Jun 2001 |
US |
| Child |
10347324 |
Jan 2003 |
US |