The present invention relates to circuit protection. More particularly, the present invention relates to a voltage variable material (“VVM”).
Electrical overstress transients (“EOS transients”) produce high electric fields and high peak powers that can render circuits or the highly sensitive electrical components in the circuits, temporarily or permanently non-functional. EOS transients can include transient voltages or current conditions capable of interrupting circuit operation or destroying the circuit outright. EOS transients may arise, for example, from an electromagnetic pulse, an electrostatic discharge, lightning, a build-up of static electricity or be induced by the operation of other electronic or electrical components. An EOS transient can rise to its maximum amplitude in subnanosecond to microsecond times and have repeating amplitude peaks.
The peak amplitude of the electrostatic discharge transient wave (“ESD event”) may exceed 25,000 volts with currents of more than 100 Amperes. There exist several standards which define the waveform of the EOS transient. These include IEC 61000-4-2, ANSI guidelines on ESD (ANSI C63.16), DO-160, and FAA-20-136. There also exist military standards, such as MIL STD 883 part 3015.
Voltage variable materials (“VVM's”) exist for the protection against EOS transients, which are designed to rapidly respond (i.e., ideally before the transient wave reaches its peak) to reduce the transmitted voltage to a much lower value and clamp the voltage at the lower value for the duration of the EOS transient. VVM's are characterized by high electrical resistance values at low or normal operating voltages. In response to an EOS transient, the materials switch essentially instantaneously to a low electrical resistance state. When the ESD event has been mitigated these materials return to their high resistance state. The VVM's are capable of repeated switching between the high and low resistance states, allowing circuit protection against multiple ESD events.
VVM's also recover essentially instantaneously to their original high resistance value upon termination of the ESD event. For purposes of this application, the high resistance state will be referred to as a high impedance state and the low resistance state will be referred to as a low impedance state. EOS materials can withstand thousands of ESD events and recover to the high impedance state after providing protection from each of the individual ESD events.
Circuit components utilizing EOS materials can shunt a portion of the excessive voltage or current due to the EOS transient to ground, protecting the electrical circuit and its components. A major portion of the threat transient is reflected back towards the source of the threat. That reflected wave is either attenuated by the source, radiated away, or re-directed back to the surge protection device which responds with each return pulse until the threat energy is reduced to safe levels.
Given the above-described properties and advantages of VVM's, a need exists to continue to develop further applications and devices employing such VVM's.
In one aspect of the present invention, electrical components such as resistors and capacitors are embedded with voltage variable material (“VVM”) in a printed circuit board (“PCB”), such as a multilayer PCB. In one implementation, the electrical components are provided as a material that is laminated onto an insulative substrate of the PCB or between two such substrates. The material for instance is a resistive material or a dielectric material. The dielectric material is contacted on each face by a conductive plate. The resistive material is contacted at each end by a lead or trace. The electrical materials can be applied over a relatively large area of the insulative substrate and used as needed within one or more electrical circuits provided on the PCB.
The VVM is also laminated to the insulative substrate, such as an opposite side of the substrate from which the electrical component film is laminated. The combination of the insulative substrate(s), component film and VVM can be provided as a device or as a PCB capable of receiving circuit traces, surface-mounted components, through-hole components and other items. The resulting VVM structure can have a surface area of any desired size, such as greater than one square inch. The electrical component film and the VVM layer are imbedded within the PCB, saving valuable space on the surface of the PCB and potentially reducing the overall size needed for the PCB. The embedded component film and VVM layer can also reduce cost and improve signal integrity. The VVM protects electrical components located in or on the PCB from an energy overload due to an ESD event.
As discussed below, the electrical components, VVM and insulative substrates can be arranged in many different ways to achieve a desired result. In general, each arrangement results in a parallel electrical relationship between the device to be protected, e.g., the resistive or capacitive material, and the VVM. In this manner, when no ESD event is present, the VVM exists in a high impedance state and current flows instead through the embedded electrical component(s) under a normal operation of the electrical circuit. When an ESD event occurs, the VVM switches to a low impedance state causing the ESD energy to dissipate through the VVM instead of the embedded electrical component, protecting such component from the harmful effects of the ESD energy.
As shown below, the VVM is placed in parallel with the embedded electrical component. The parallel electrical relationship may be maintained with the VVM embedded within the PCB or placed on top of the PCB. In certain applications, one or more vias or holes is provided in one or more layers of the PCB. The via(s) enables the embedded electrical component or the VVM to communicate electrically with conductors located on multiple layers of the PCB.
The VVM in an embodiment is placed in an X-Y or coplanar arrangement with its contacting electrodes. Here, the electrodes are positioned to create a VVM gap that extends at least substantially parallel to the plane of the electrodes. The VVM is placed in the gap, contacting the electrodes. The coplanar or X-Y gap is sized appropriately to shunt ESD energy to a desired conductor, such as a ground or shield conductor.
The VVM in another embodiment is placed in a Z-direction application with respect to the contacting electrodes. Here, electrodes are for example stacked one on top of the other and the VVM is placed between the electrodes. The VVM gap here is created by the thickness of the VVM layer. The thickness or gap size is again sized appropriately to shunt ESD energy to a desired conductor, such as a ground or shield conductor. The ESD energy is shunted around the component to be protected in one embodiment.
In another primary embodiment of the present invention, the VVM is applied as a layer to a conductive foil to form an active substrate or active laminate. The resulting active laminate may be partially cured and applied to a supporting substrate, such as a rigid PCB. In the present invention, the VVM layer is coated or applied to a conductive, e.g., copper, layer to produce the active substrate or laminate. The active substrate is used in combination with embedded electrical components in many different ways as shown in detail below. In an embodiment, the electrical components are also applied as a layer, e.g., laminated to the exposed side of the VVM layer of the active laminate. The active substrate conveniently replaces an otherwise necessary insulative layer. The active substrate also extends in multiple directions so that the substrate can protect multiple electrical components.
The active substrate provides each of the same benefits as the embedded VVM embodiments, such as conserved board space, reduced cost, etc. The active substrate is also an embedded VVM application, in which the VVM layer doubles as a normal voltage state insulating substrate.
The VVM layer can be placed in a parallel electrical arrangement with the embedded electrical component(s). The VVM layer may also form gaps in the X-Y or Z directional arrangements described above. The PCB employing the VVM layer and active substrate may include one or more vias that enable energy to be shunted to different conductive layers within the PCB. The PCB may include a plurality of VVM or active substrate layers, combine the VVM layer with one or more insulative substrates and protect a variety of different types of embedded electrical components.
Additional features and advantages of the present invention are described in, and will be apparent from, the following Detailed Description of the Invention and the figures.
FIGS. 11 to 14 are schematic electrical illustrations of a capacitive dielectric element placed in a parallel relationship with VVM, the element embedded between two insulative substrates, and wherein at least one electrode is located outside of one of the substrates.
In one primary embodiment of the present invention, electrical components such as resistors and capacitors are embedded with voltage variable material (“VVM”) in a printed circuit board (“PCB”), such as a multilayer PCB. In one implementation, the electrical components are provided as a film that is laminated onto an insulative substrate of the PCB or between two such substrates. The VVM is also laminated to an insulative substrate, such as an opposite side of the substrate from which the electrical component film is laminated. The combination of the insulative substrate(s), component film and VVM can be provided as a device or as a PCB capable of receiving circuit traces, surface-mounted components, through-hole components and other items.
The embedded components and VVM reduces the overall size and cost of a resulting device or PCB. The embedded components and VVM also frees space on the outsides, e.g., top and bottom sides, of the PCB and improves signal integrity. The electrical, e.g., resistive or capacitive, films can be damaged by an electrostatic discharge (“ESD”) event even during normal handling of the PCB. The VVM protects those films and/or other components located on the PCB during such events.
In another primary embodiment of the present invention, VVM is impregnated into an epoxy or resin. The epoxy or resin is then applied to a conductive foil, such as a copper foil. The resulting structure is termed herein as an “active laminate” or “active substrate”. The resulting structure is also termed herein as a resin coated foil (“RCF”) or resin coated copper (“RCC”), wherein the resin or epoxy is impregnated with VVM particles, yielding an active RCF or RCC. In one embodiment, the epoxy or resin of the substrate is the insulative binder of the VVM.
The active substrate or active laminate is compatible with many secondary electronics or component assembly processes, even high-end, high density processes. The active substrate provides each of the same benefits as the embedded VVM, such as conserved board space, reduced cost, etc. The active substrate is also an imbedded VVM application, in which the VVM layer doubles as an insulating substrate under normal operation of the electrical circuit(s) protected by the VVM layer.
Referring now to the drawings and in particular to
Referring now to
PCB 120 is a multilayer board with three insulative layers 42, 44 and 46. In an embodiment the layers are relatively rigid, e.g., made of FR-4 material. In an alternative embodiment, the insulative layers can be semi-rigid, e.g., of a polyimide, such as Kapton™ tape. Insulative layers 42, 44 and 46 are sectioned to show the application of the embodiments described in more detail below.
Embedded assemblies 40 and 65 described in detail below are shown in
Generally, resistor assembly 40 includes substrates 42, 44 and 46. Middle substrate 44 includes or defines vias 32 and 34. Vias 32 and 34 enable leads or traces 22 and 24 located between substrates 44 and 46 to communicate electrically with conductors 26 and 28 located between substrates 42 and 44. Leads or traces 22 and 24 communicate with each other electrically through resistive material 16. Conductors 26 and 28 are located between substrates 42 and 44. Conductors 26 and 28 and substrates 42 and 44 define a gap 30, which is filled VVM 10, so that the VVM contacts conductors 26 and 28. One of the conductors 26 and 28 may be or lead to a ground or shield.
The embedded resistive material 16 may replace some, many and potentially all of the surface mounted resistors 116 shown on the top surface of substrate 42 of PCB 120. Also, various traces 102 located on the top surface of PCB 120 that would otherwise lead to the replaced surface mounted resistors 116 could also be embedded between substrates 42, 44 and 46, like traces 22 and 24. Because resistive material 16 is embedded and not easily replaced, it is important to protect the material from the harmful effects of an ESD event. VVM 10 provides such protection. VVM 10 is likewise embedded and consumes no valuable external PCB space.
In an embodiment different areas of resistive material 16 having different resistivities are placed between substrates 42, 44 and 46. The different resistivities enable different circuits to employ different resistances as desired. Also, resistive material 16 can be applied in any desired shape, trace pattern and/or quantity as needed.
In general, embedded capacitor assembly 65 employs insulative substrates 42 and 44. Upper substrate 42 includes or defines vias 32 and 34. Via 32 enables lead or capacitor plate 22 located above capacitive material 18 to communicate electrically with conductor 26. Conductor 26 is located on the upper surface of PCB 120. Conductor 26 may be a ground or shield conductor. Via 34 is filled with VVM 10, which contacts conductor 26 and capacitor plate 24.
The embedded capacitive material 18 and associated plates 22 and 24 may replace some, many and potentially all of the surface mounted capacitors 118 shown on the top surface of substrate 42 of PCB 120. Also, various traces 102 located on the top surface of PCB 120 that would otherwise lead to the replaced surface mounted capacitors 118 could also be embedded between substrates 42, 44 and 46. Because capacitive material 18 is embedded and not easily replaced, it is important to protect the material from the harmful effects of an ESD event. VVM 10 provides such protection. VVM 10 is likewise embedded and consumes no valuable external PCB space.
In an embodiment different areas of capacitive material 18 having different dielectric constants or properties are placed between substrates 42, 44 and 46. The different dielectric properties enable different circuits to employ different capacitances as desired. Likewise, capacitive material 16 can be applied in any desired shape, trace pattern and/or quantity as needed.
PCB 120 also includes an active laminate 75, which is described in more detail below. Generally, active laminate 75 includes a VVM layer 100 and a conductive foil 72. Active laminate 75 in an embodiment is produced independently and is applied to PCB 120 as needed. Active laminate 75 may also be prepared with a resistive layer 16, capacitve layer 18 or other type of layer having a desired electrical finction or property. In the illustrated embodiment, active laminate is prepared with a layer of resistive material 16. Resistive material 16 is applied to the VVM layer 100 of active laminate 75, on the opposite side of the VVM layer from conductive foil 72. Resistive material 16 is secured to insulative substrate 42 via lamination, compression, adhesion or other suitable process. Conductive foil 72 is secured to substrate 46 via lamination, compression, adhesion, any combination thereof or other suitable process.
As before, the embedded resistive material 16 of active laminate 75 may replace some, many and potentially all of the surface mounted resistors 116 and associated traces 102 shown on the top surface of substrate 42 of PCB 120. VVM layer 100 protects embedded resistive material 16 from the ESD event. VVM 100 is likewise embedded and consumes no valuable external PCB space.
In the illustrated embodiment, resistive material 16 is connected electrically to external component 104 through plated vias 114 formed in substrate 42. Conductive foil 72 can be etched to form traces as desired. Those traces may contact other embedded electrical materials and/or communicate with components located on the inner and/or outer surface of insulative substrate 46. Traces 102 may also be formed on the inside of outer substrates 42 and/or 46 and on the surfaces of middle substrate 44. Such interior traces 102 can contact VVM layer 100 (as shown), resistive material 16, capacitive material 18, and/or other internal electrical components as needed.
Referring now to
The application of
Resistor 16 (for any of the embodiments described herein) can be provided in a device. Resistor 16 (for any of the embodiments described herein) can also be provided as a material, which may be applied to a substrate via a process such as a screen printing process, stencil printing process, pressurized application process and the like. A laminate resistive material 16 may be obtained from Rohm and Haas under the tradename Insite™ and provided in a sheet resistivity range of about 500 ohms/cm2 to about 1000 ohms/cm2.
VVM 10 (for any of the embodiments described in FIGS. 1 to 14) as discussed herein may be provided in a device. Alternatively, VVM 10 (for any of the embodiments described in FIGS. 1 to 14) may be provided in a printable or spreadable form. Various suitable VVM's are described in U.S. patent application Ser. No. 10/958,442, filed Oct. 5, 2004, entitled “Direct Application Variable Material, Devices Employing Same And Methods Of Manufacturing Such Devices,” each such VVM being expressly incorporated herein by reference.
Referring now to
The application of
Referring now to
The application of
Alternatively, node 12 may reside on a first substrate while node 14 resides on a second substrate to form a Z-direction application. Either of the substrates may be an internal substrate of a multilayer PCB. Here, VVM 10 is applied adjacent to resistive material 16, for example, between the substrates supporting nodes 12 and 14.
Referring now to
Middle substrate 44 includes or defines vias 32 and 34. Vias 32 and 34 enable leads or traces 22 and 24 located between substrates 44 and 46 to communicate electrically with conductors 26 and 28. Leads or traces 22 and 24 communicate electrically through resistive material 16. Conductors 26 and 28 are located between substrates 42 and 44. Conductors 26 and 28 and substrates 42 and 44 define a gap 30, which is filled VVM 10 in a coplanar or X-Y application. Traces 22 and 24 in an embodiment are integrated into a circuit, which may be embedded completely within assembly 40 or be connected electrically with a circuit located on the outside of one of the outer substrates 42 and 46.
Conductors 26 and 28 may be part of an embedded circuit protection network, which can include a plurality of areas of VVM 10 or one or more larger areas of VVM 10. One of conductors 26 and 28 may lead to a ground or shield. It should be appreciated that assembly 40 includes a parallel electrical circuit similar to those shown in
Referring now to
Via 34 defines gap 30, which is filled VVM 10. Such configuration enables conductor 28 (shown above) to be eliminated. Traces 22 and 24 in an embodiment are integrated into a circuit, which may be embedded completely within assembly 45 or be connected electrically with a circuit located on the outside of one of the outer substrates 42 and 46.
It should be appreciated that assembly 45 includes a parallel electrical circuit similar to those shown above. Placing VVM 10 in via 34 yields a Z-direction application in which the width of the VVM gap is essentially the thickness of substrate 44. In any of the embodiments described herein, the VVM gap thickness is configured such that an ESD event appearing along either trace 22 or 24 is shunted properly away from the electrical component, such as resistor 16.
Assembly 45 may be or be part of a discrete device or be large enough to receive and support a plurality of surface-mount or through-hole electrical components. The configuration of assembly 45 may alternatively or additionally be used with an embedded capacitive material 18 or other type of electrical material or device.
Referring now to
Substrates 42, 44a and 44b include or define collectively a third via 36. Via 36 is filled VVM 10. VVM 10 may be loaded into assembly 50 from the outside of outer substrate 42. Vias 32 and 34 can be metallized after substrates 44a and 44b are applied to substrate 46, traces 22 and 24 and resistive material 16. Vias 32 and 34 in an embodiment are metallized during the same process in which conductors 26 and 28 are defined onto substrate 44a.
Traces 22 and 24 in an embodiment are integrated into a circuit, which may be embedded completely within assembly 50 or connected electrically with a circuit located on the outside of one of the outer substrates 42 and 46. Conductors 26 and 28 in turn may be part of an embedded circuit protection network, which can include a plurality of areas of VVM 10 or one or more larger areas of VVM 10. One of conductors 26 and 28 may lead to a ground or shield.
It should be appreciated that assembly 50 includes a parallel electrical circuit similar to those shown above. Placing VVM 10 in third via 36 yields an X-Y application in which the width of the VVM gap is essentially the diameter or cross-sectional distance of via 36. As before, the VVM gap thickness is configured such that an ESD event appearing along either trace 22 or 24 is shunted properly away from the embedded electrical component, such as resistor 16.
Assembly 50 may be or be part of a discrete device or be large enough to receive and support a plurality of surface-mount or through-hole electrical components. The configuration of assembly 50 may alternatively or additionally be used with an embedded capacitive material 18 or other type of electrical material or device
Referring now to FIGS. 11 to 14, various embodiments for embedding a capacitor or capacitive material 18 are illustrated. As before, each of the embodiments in FIGS. 11 to 14 may alternatively or additionally employ an embedded resistive material or other type of electrical component or material. Capacitor or dielectric 18 (for any of the embodiments described herein) can be provided in a device. Capacitor or dielectric 18 (for any of the embodiments described herein) can also be provided as a material, which may be applied to a capacitor plate and/or substrate via a process such as a screen printing process, stencil printing process, pressurized application process and the like. A laminate capacitor dielectric material 18 may be obtained from Rohm and Haas under the tradename Insite™, which is provided in a rating range of up to 200 nF/square cm.
In
Conductors 26 and 28 define gap 30, which is filled VVM 10. One of conductors 26 and 28 may be a ground or shield conductor. That ground or shield conductor may be part of an embedded circuit protection network, which can include a plurality of areas of VVM 10 or one or more larger areas of VVM 10.
It should be appreciated that assembly 55 includes a parallel electrical circuit similar to those shown above. Placing VVM 10 in gap 30 yields an X-Y direction application in which the width of the VVM gap is the distance between the ends of conductors 26 and 28. As before, the VVM gap thickness is configured such that an ESD event appearing along either capacitor plate 22 or 24 is shunted properly away from the electrical component, such as capacitor 18.
In FIGS. 11 to 14, traces 22 and 24 are or act as capacitor plates, which run in parallel contact with capacitor dielectric material 18. On the other hand as shown above, traces 22 and 24 contact the ends of resistor material 16 in one embodiment. Alternatively, traces 22 and 24 may contact resistive material 16 in a parallel or coplanar relationship.
In
Assembly 55 may be or be part of a discrete device or be large enough to receive and support a plurality of surface-mount or through-hole electrical components. As mentioned above, the configuration of assembly 55 may alternatively or additionally be used with an embedded resistive material 16 or other type of electrical material or device.
In
VVM 10 is applied onto capacitor plate 24 so that it contacts the edge of capacitor plate 22 and dielectric material 18. The VVM gap distance here is essentially the Z-direction thickness of dielectric material 18. As before, the VVM gap thickness is configured such that an ESD event appearing along either capacitor plate 22 or 24 is shunted properly away from the electrical component, such as capacitor 18. The configuration of assembly 60 eliminates conductor 28 and second via 34 compared to assembly 55. VVM 10 in assembly 60 is embedded, whereas VVM 10 of assembly 55 is surface applied. It should be appreciated that assembly 60 includes a parallel electrical circuit similar to those shown above.
In
Assembly 60 may be or be part of a discrete device or be large enough to receive and support a plurality of surface-mount or through-hole electrical components. As mentioned above, the configuration of assembly 60 may alternatively or additionally be used with an embedded resistive material 16 or other type of electrical material or device.
In
Via 34 is filled with VVM, which contacts conductor 26 and capacitor plate 24. The VVM gap distance here is essentially the Z-direction thickness of substrate 42. As before, the VVM gap thickness is configured such that an ESD event appearing along either capacitor plate 22 or 24 is shunted properly away from the electrical component, such as capacitor 18. The configuration of assembly 65 eliminates conductor 28 compared to assembly 55. VVM 10 in assembly 65 is embedded, like that of assembly 60. It should be appreciated that assembly 65 includes a parallel electrical circuit similar to those shown above.
In
Assembly 65 may be or be part of a discrete device or be large enough to receive and support a plurality of surface-mount or through-hole electrical components. As mentioned above, the configuration of assembly 65 may alternatively or additionally be used with an embedded resistive material 16 or other type of electrical material or device.
In
VVM 10 is applied into via 34 so that it contacts capacitor plate 24 and the edge of dielectric material 18. Unlike assembly 60, upper capacitor plate 22 extends over the top of VVM 10 in assembly 70, which may provide improved electrical contact. The VVM gap distance again is essentially the Z-direction thickness of dielectric material 18. As before, the VVM gap thickness is configured such that an ESD event appearing along either capacitor plate 22 or 24 is shunted properly away from the electrical component, such as capacitor 18. The configuration of assembly 70 eliminates conductor 28 compared to assembly 55. VVM 10 in assembly 70 is embedded, as is VVM 10 of assemblies 60 and 65. It should be appreciated that assembly 70 includes a parallel electrical circuit similar to those shown above.
In
Assembly 70 may be or be part of a discrete device or be large enough to receive and support a plurality of surface-mount or through-hole electrical components. As mentioned above, the configuration of assembly 70 may alternatively or additionally be used with an embedded resistive material 16 or other type of electrical material or device.
Referring now to FIGS. 15 to 21, various embodiments for the active laminate or active substrate, RCF or RCC (referred to from here collectively as active laminate for convenience) are illustrated. The teachings of FIGS. 1 to 4 are equally applicable to the active laminate embodiments in FIGS. 15 to 21. Moreover, the embodiments in FIGS. 15 to 21 are similar to the ones described in
A VVM substrate is disclosed in U.S. patent application Ser. No. 09/976,964 (the '964 Application), filed Oct. 11, 2001, entitled “Voltage Variable Substrate Material,” the entire contents of which are incorporated herein by reference. The VVM substrate in that application is self-supporting, rigid or semi-rigid and capable of receiving and supporting electrical components (including printable electrical materials) and additional conductive and insulative layers, traces, pads, etc. The VVM substrate of the '964 Application includes an insulative binder that is impregnated with fibers or cross-linking members. Such cross-linking members add rigidity to the binder and the resulting substrate. WM layer 100 in the present invention may not include cross-linking members, enabling the VVM binder to hold the, e.g., conductive, semi-conductive or insulative particles and still be spread or applied readily to the conductive foil 72. The WM binder is also structured to remain in a semi-cured state until the active laminate 75 is applied to a carrier PCB.
It is contemplated that the active laminate 75 will be provided in a roll or in sheets. The active laminate 75 in an embodiment is supplied to a board assembler, who cuts or sections the active laminate to an appropriate size and shape and applies the cut active laminate shape to the carrier PCB, which can be rigid or semi-rigid. The assembler may then place surface-mounted components on the resulting assembly or ship the assembly to an end user for final assembly.
Referring now to
A via 78 is formed through VVM 100 and resistive material 16. Conductive area 74 extends through via 78 and contacts conductive foil 72. Conductive area 76 is connected by a resistive material to conductive area 74 or conductive foil 72 under normal conditions because VVM layer 100 is normally in a state of high impedance. Upon an ESD event occurring along conductive area 76, however, VVM layer 100 switches to a low impedance state and allows the ESD energy to be shunted across VVM layer 100 to conductive foil 72. Conductive foil 72 in an embodiment is a ground or shield conductor.
The thickness of VVM layer 100 forms the VVM gap. The VVM gap distance is a Z-direction gap, which extends perpendicular to conductive area 76 and conductive foil 72. As before, the VVM gap thickness is configured such that an ESD event appearing along conductive area 76 is shunted properly away from an electrical component, such as resistor material 16. VVM layer 100 and resistor 16 are internal or embedded, saving outer board space on assembly 80 for other electrical components. It should be appreciated that assembly 80 includes a parallel electrical circuit similar to those shown above.
VVM layer 100 and resistor material 16 extend so that the substrate and resistor material may be used repeatedly as necessary at different areas of assembly 80. Conductive foil 72 provides a ground or shield plane that grounds surface-mount and through-hole components in addition to resistor material 16.
Assembly 80 may be or be part of a discrete device or be large enough to receive and support a plurality of surface-mount or through-hole electrical components. The configuration of assembly 80 may alternatively or additionally be used with an embedded capacitive material 18 or other type of electrical material or device.
Referring now to
Conductive area 74 and conductive area 76 do not normally communicate electrically with each other or conductive foil 72 because VVM layer 100 is normally in a state of high impedance. Upon an ESD event occurring along conductive area 74 or 76, however, VVM layer 100 switches to a low impedance state and allows the ESD energy to be shunted across VVM layer 100 to conductive foil 72, plated via 78 and ground or shield plane 84.
The thickness of VVM layer 100 again forms the VVM gap. The VVM gap distance is a Z-direction gap, which extends perpendicular to the coplanar conductive areas 74 and 76 and conductive foil 72. As before, the VVM gap thickness is configured such that an ESD event appearing along conductive area 74 or area 76 is shunted properly away from an electrical component, such as resistor material 16. VVM layer 100 and resistor 16 are internal or embedded, saving outer board space on assembly 90 for other electrical components or reducing the size needed for assembly 90. It should be appreciated that assembly 90 includes a parallel electrical circuit similar to those shown above.
VVM layer 100 and resistor material 16 extend so that the substrate and resistor material may used repeatedly as necessary at different areas of assembly 90. Assembly 90 may be or be part of a discrete device or be large enough to receive and support a plurality of surface-mount or through-hole electrical components. Conductive layer 84 provides a ground or shield plane that grounds surface-mount and through-hole components in addition to resistor material 16. The configuration of assembly 90 may alternatively or additionally be used with an embedded capacitive material 18 or other type of electrical material or device.
In an embodiment, conductive foil 72, insulative layer 82 and ground plane 84 are formed as a sub-assembly. Via 78 is then formed through the sub-assembly. Via 78 as well as any of the vias described herein may be formed by a mechanical, laser drilling or etching process. The subassembly with via 78 is then combined with VVM layer 100, which may or may not include resistor material 16 and/or conductive areas 74 and 76. Any of resistor material 16 and conductive areas 74 and 76 may be applied after the sub-assembly and substrate 75 are combined. Via 78 in an embodiment is metallized in the same process that applies ground plane 84 to insulative layer 82.
Referring now to
Capacitor plates 92 and 94 are located on both sides of capacitive material 18 via any of the methods described herein. Capacitor plate 92 is located between VVM layer 100 and capacitive material 18. An insulative layer 82 is applied beneath capacitive material 18 and capacitor plate 94. A lower conductive layer 96 is located on the opposite side of insulative layer 82 from capacitive material 18. Either conductive foil 72 or lower conductive layer 96 may be a ground or shield plane.
Via 78 is formed through VVM layer 100 and is plated so that conductive foil 72 connects electrically with capacitor plate 92, which contacts capacitive material 18. Via 88 is formed through substrate 82 and is plated so that conductive layer 96 connects electrically with capacitor plate 94, which contacts capacitive material 18. Via 98 is formed through a separate upper conductive layer 74, VVM layer 100, capacitive material 18, substrate 82 and lower conductive layer 96. Via 98 is plated so that conductive layer 74 connects electrically with lower conductive layer 96. A gap 30 resides between conductive foil 72 and conductive layer 74.
Conductive layers 72 and 74 do not normally communicate electrically with one another because VVM layer 100 is normally in a state of high impedance. Upon an ESD event occurring along conductive area 72 (or capacitor plate 92), however, VVM layer 100 switches to a low impedance state and allows the ESD energy to be shunted across VVM layer 100 and gap 30 to conductive layer 74. Plated via 98 enables the shunted energy to dissipate to lower conductive layer 96, which may be a ground or shield plane.
As before, the width of VVM gap 30 is configured such that an ESD event appearing along conductive area 72 is shunted properly away from an electrical component, such as dielectric material 18. Gap 30 provides an X-Y application of VVM layer, wherein the width of the gap runs in a parallel direction to the plane of the conductive areas 72 and 74. Alternatively, the thickness of VVM layer 100 forms the VVM gap. In such case, the VVM gap distance is a Z-direction gap, which extends perpendicular to the coplanar conductive areas 72 and 74.
VVM layer 100 and dielectric material 18 are internal or embedded, saving outer board space on assembly 105 for other electrical components or reducing the size needed for assembly 105. It should be appreciated that assembly 105 includes a parallel electrical circuit similar to those shown above.
VVM layer 100 and capacitor material 18 extend so that the substrate and capacitor material may used repeatedly as necessary at different areas of assembly 105. Assembly 105 may be or be part of a discrete device or be large enough to receive and support a plurality of surface-mount or through-hole electrical components. The configuration of assembly 105 may alternatively or additionally be used with an embedded resistive material 16 or other type of electrical material or device.
In an embodiment, layer 100 is formed with via 78. Conductive areas 72 and 74 are applied to one side of VVM layer 100, while capacitor plate 92 is applied to the other side of VVM layer 100. Insulative substrate 82 is formed with via 88. Conductive area is applied to one side of insulative substrate 82, while capacitor plate 94 is applied to the other side of insulative substrate 82. Dielectric material 18 is applied to one of (i) VVM layer 100 and capacitor plate 92 or (ii) insulative substrate 82 capacitor plate 94. The VVM layer 100 sub-assembly is combined with the insulative substrate 82 sub-assembly. Via 98 is then formed through the combined assembly and separately plated in one embodiment. In another embodiment, via 98 is plated in the same process that applies at least one of conductive areas 72, 74 and 96.
In a further alternative embodiment, insulative substrate 82 is replaced with a second VVM layer 100 (VVM layer and conductive foil 96 forming a second active laminate 75). In such case, a second gap may be placed between foil 96 and plated via 98. Upon an ESD event, the surge energy is shunted away from dielectric 18, through the second VVM layer 100 to plated via 98.
In yet a further alternative embodiment, via 98 runs to an internal ground plane. Here, via 98 could be isolated from one or both of top conductive layer 92 and bottom conductive layer 96.
Referring now to
An insulative layer 82 is applied beneath VVM layer 100 and conductive foil 72. A ground plane 84 is then applied beneath insulative layer 82. A via 78 is formed through VVM layer 100, conductive foil 72, insulative layer 82 and ground plane 84. Via 78 is plated so that conductive foil 72 communicates electrically with ground plane 84. In an embodiment, via 78 is located beneath VVM layer 100 and connects electrically to conductive foil 72 and ground plane 84.
Data lines or traces 102 and component 103 do not normally communicate electrically with conductive foil 72 or plated via 78 because VVM layer 100 is normally in a state of high impedance. Upon an ESD event occurring along any one or more of data lines 102, however, VVM layer 100 switches to a low impedance state and allows the ESD energy to be shunted across VVM layer 100 to conductive foil 72, plated via 78 and ground or shield plane 84, protecting traces 102 and component 103.
The thickness of VVM layer 100 again forms the VVM gap. The VVM gap distance is a Z-direction gap, which extends perpendicular to the coplanar conductive traces or data lines 102. As before, the VVM gap thickness is configured such that an ESD event appearing along any of data lines 102 is shunted properly away from each of the data lines. Here, the thickness of the gap or VVM layer 100 should be less than a distance X between any two of the data lines. Such configuration ensures that a transient threat along one of the data lines travels the path of least resistance through VVM layer from the overloaded data line to conductive plane 72 instead of to an adjacent data line.
VVM layer 100 is internal or embedded, saving outer board space on assembly 90 for other electrical components or reducing the size needed for assembly 110. It should be appreciated that assembly 90 includes a parallel electrical circuit similar to those shown above.
VVM layer extends so that the substrate as illustrated may used repeatedly as necessary for a plurality of different data lines 102. Assembly 110 may be or be part of a discrete device or be large enough to receive and support a plurality of surface-mount or through-hole electrical components. Conductive layer 84 provides a ground or shield plane that grounds the surface-mounted data lines in addition to the embedded components 16 and or 18 shown above.
In an embodiment, VVM layer 100, conductive foil 72, insulative layer 82 and ground plane 84 are formed as an assembly. Via 78 is then formed through the assembly. Via 78 in an embodiment is metallized in the same process that applies ground plane 84 to insulative layer 82.
It should be understood that various changes and modifications to the presently preferred embodiments described herein will be apparent to those skilled in the art. Such changes and modifications can be made without departing from the spirit and scope of the present invention and without diminishing its intended advantages. It is therefore intended that such changes and modifications be covered by the appended claims.
This application is related to the following commonly-owned co-pending patent applications: U.S. patent application Ser. No. 10/958,442, filed Oct. 5, 2004, entitled “Direct Application Variable Material, Devices Employing Same And Methods Of Manufacturing Such Devices,” which claims priority as a continuation-in-part to U.S. patent application Ser. No. 10/746,020, filed Dec. 23, 2003, entitled “Direct Application Voltage Variable Material, Components Thereof And Devices Employing Same,” which claims priority as a continuation-in-part to U.S. patent application Ser. No. 10/410,393, filed Apr. 8, 2003, entitled “Voltage Variable Material For Direct Application And Devices Employing Same,” which claims priority of U.S. Provisional Patent Application No. 60/370,975, filed Apr. 8, 2002, entitled “Voltage Variable Material For Direct Application And Devices Employing Same,” and U.S. patent application Ser. No. 09/976,964, filed Oct. 11, 2001, entitled “Voltage Variable Substrate Material,” the entire contents of each of which are hereby incorporated by reference and relied upon.