Feedback control of a chemical mechanical polishing device providing manipulation of removal rate profiles

Information

  • Patent Grant
  • 7160739
  • Patent Number
    7,160,739
  • Date Filed
    Friday, August 31, 2001
    23 years ago
  • Date Issued
    Tuesday, January 9, 2007
    17 years ago
Abstract
A method of controlling surface non-uniformity of a wafer in a polishing operation includes (a) providing a model for a wafer polishing that defines a plurality of regions on a wafer and identifies a wafer material removal rate in a polishing step of a polishing process for each of the regions, wherein the polishing process comprises a plurality of polishing steps, (b) polishing a wafer using a first polishing recipe based upon an incoming wafer thickness profile, (c) determining a wafer thickness profile for the post-polished wafer of step (b), and (d)calculating an updated polishing recipe based upon the wafer thickness profile of step (c) and the model of step (a) to maintain a target wafer thickness profile. The model can information about the tool state to improve the model quality. The method can be used to provide feedback to a plurality of platen stations.
Description
FIELD OF THE INVENTION

The present invention generally relates to the planarization of substrates, in particular, semiconductor wafers, and more particularly to a method and apparatus for providing feedback control of the planarization process.


BACKGROUND OF THE INVENTION

Chemical-mechanical polishing (CMP) is used in semiconductor fabrication processes for obtaining full planarization of a semiconductor wafer. The method involves removing material, e.g., a sacrificial layer of surface material, from the wafer (typically, silicon dioxide (SiO2)) using mechanical contact and chemical erosion. Polishing flattens out height differences, since areas of high topography (hills) are removed faster than areas of low topography (valleys).


CMP typically utilizes an abrasive slurry dispersed in an alkaline or acidic solution to planarize the surface of the wafer through a combination of mechanical and chemical action. Generally, a CMP tool includes a polishing device (having an attached wafer to be polished) positioned above a rotatable circular platen on which a polishing pad is mounted. In use, the platen may be rotated and an abrasive slurry is introduced onto the polishing pad. Once the slurry has been applied to the polishing pad, a downward force may be applied to a rotating head to press the attached wafer against the pad. As the wafer is pressed against the polishing pad, the wafer is mechanically and chemically polished.


The effectiveness of a CMP process may be measured by its polishing rate, and by the resulting finish (absence of small-scale roughness) and flatness (absence of large-scale topography) of the substrate surface. The polishing rate, finish and flatness are determined by a variety of factors, including the pad and slurry combination, the relative speed between the substrate and pad and the force pressing the substrate against the polishing pad.


As semiconductor processes are scaled down, the importance of CMP to the fabrication process increases. In particular, it is increasingly important to control and minimize within wafer (WIW) thickness non-uniformity. A variety of factors may contribute to producing variation across the surface of a wafer during polishing. For example, variations in the surface topography may be attributed to drift of the processing conditions in the CMP device. Typically, the CMP device is optimized for a particular process, but because of chemical and mechanical changes to the process, e.g., changes in the polishing pad during polishing, degradation of process consumables, and other factors, the CMP process may drift from its optimized state. In addition to processing drift, the wafer surface coming into the CMP process may be non-uniform, which exacerbates the process-induced variations across the post-polished surface.


Recent attempts to correct processing drift include feedback control, in which information generated during current processing is used to adjust future processing runs. One control variable used in such feedback control of the polishing step includes the arm oscillation length of the polishing tool. Feedback loops have also been developed for optimization of polishing pad conditioning. However, these schemes are still not adequate in today's manufacturing environment to satisfactorily compensate for the aforementioned effects.


The present invention is directed to overcoming, or at least reducing the effects of, one or more of the problems set forth above.


SUMMARY OF THE INVENTION

The present invention relates to a method, apparatus and medium for planarizing a surface of a substrate, for example, a semiconductor wafer, in order to improve run-to-run control over the wafer thickness profile. The present invention uses a model (which can be implemented as a single model or multiple models) of the planarization process to predict material removal across the wafer surface and to improve within wafer thickness uniformity. Deviations from the predicted outcome are used to set new polishing parameters, which feedback into the process to enhance process results.


In one aspect of the present invention, a method of producing a uniform wafer thickness profile in a polishing operation includes (a) providing a model for a wafer polishing that defines a plurality of regions on a wafer and identifies a wafer material removal rate in a polishing step for each of the regions, and (b) polishing a wafer using a polishing recipe that generates a target thickness profile for each region.


In another aspect of the present invention, a method of controlling surface non-uniformity of a wafer in a polishing operation includes (a) providing a model for a wafer polishing that defines a plurality of regions on a wafer and identifies a wafer material removal rate in a polishing step of a polishing process for each of the regions, wherein the polishing process includes a plurality of polishing steps, (b) polishing a wafer using a first polishing recipe based upon an incoming wafer thickness profile, (c) determining a wafer thickness profile for the post-polished wafer of step (b), and (d) calculating an updated polishing recipe based upon the wafer thickness profile of step (c) and the model of step (a) to maintain a target wafer thickness profile.


In at least some embodiments of the present invention, the first polishing recipe is based on the model of step (a) to obtain the target wafer thickness profile, or the first polishing recipe is determined empirically.


In at least some embodiments of the present invention, the plurality of regions in the model of step (a) includes regions extending radially outward from a center point on the wafer. The model may include four or more regions.


In at least some embodiments of the present invention, the polishing of step (b) includes polishing the wafer at a plurality of polishing stations. The polishing step may be carried out at three polishing stations.


In at least some embodiments of the present invention, the polishing recipe is the same at at least two polishing stations.


In at least some embodiments of the present invention, the polishing recipe is different at at least two polishing stations.


In at least some embodiments of the present invention, calculating the updated polishing recipe of step (c) includes calculating updated polishing recipes for each of the plurality of polishing stations.


In at least some embodiments of the present invention, the updated polishing recipes for each of the plurality of polishing stations accounts for the tool state of the individual polishing stations. The wafer thickness profile for each of the subsequent polishing stations may be provided by the prediction from previous stations.


In at least some embodiments of the present invention, the step of providing a model includes (e) measuring pre-polished wafer thickness in each of a plurality of regions defined on one or more wafers, (f) polishing the one or more wafers, wherein polishing includes polishing the one or more wafers in a plurality of polishing steps, (g) measuring the wafer material removal rate for the one or more wafers at each of the plurality of regions after each of the polishing steps of step (g), (h) providing a model defining the effect of tool state on polishing effectiveness, and (i) recording the pre-polished and post-polished wafer thicknesses for each or the regions on a recordable medium. The model may further include fitting the data to a linear or non-linear curve that establishes a relationship between the material removal rate of a region of the wafer and a polishing parameter of interest.


In at least some embodiments of the present invention, polishing parameter includes polishing time. The polishing parameters may further include a parameter selected from the group consisting of polishing time, polishing pad down forces and velocity, slurry flow and composition, conditioning time, conditioning disk down forces and velocity, oscillating speeds of both the conditioning disk and the wafer carrier.


In at least some embodiments of the present invention, wafer removal for a region j (AR′j) in the model of step (a) is determined according to the equation:

AR′j=(c11j·x1+c12jt1+(c21j·x2+c22jt2+(c31j·x3+c32jt3+(c41j·x1+c42jt4+(c51j·x5+c52jt5,


where x1, x2, x3, x4, and x5 are the additional parameter values for polishing steps 1, 2, 3, 4, and 5, respectively; t1, t2, t3, t4, and t5 are the polishing times for polishing steps 1, 2, 3, 4, and 5, respectively, and ca1j provides the contribution to wafer removal of the variable x in polishing step a in region j; and ca2j provides the contribution to wafer removal of polishing time in polishing step a. The wafer material removal rate profile may account for tool state by scaling the profile using the scaling factor:

(1+kp·tp+kd·td+kpd·tp·td),


where the terms tp and td refer to pad and disk life, respectively, with units of hour; and the terms kp, kd and kpd are empirically determined coefficients relating pad and disk life to removal rate.


In at least some embodiments of the present invention, an updated polishing recipe is attained by solving the equation:







min
x







f


(


y
sp

,

g


(
x
)



)







where x is a vector of times and other processing parameters corresponding to the polishing recipe; g(x) is the model for the polishing process, ysp is a vector of the desired average region wafer thicknesses; and f(ysp, g(x)) is a penalty function to penalize the deviation between the model predictions g(x) and the desired thicknesses ysp.


In another aspect of the present invention, a method of determining a model for wafer thickness profile includes (a) measuring pre-polished wafer thickness in each of a plurality of regions defined on one or more wafers, (b) polishing the one or more wafers, wherein polishing includes polishing the one or more wafers in a plurality of polishing steps, (c) measuring the wafer material removal rate for the one or more wafers at each of the plurality of regions after each of the polishing steps of step (b), (d) providing a model defining the effect of tool state on polishing effectiveness, and (e) recording the pre-polished and post-polished wafer thicknesses for each or the regions on a recordable medium. The model may include fitting the data to a linear or non-linear curve that establishes a relationship between the material removal rate of a region of the wafer and a polishing parameter of interest.


In at least some embodiments of the present invention, the polishing parameter includes polishing time. The polishing parameters may include a parameter selected from the group consisting of polishing time, polishing pad down forces and velocity, slurry flow and composition, conditioning time, conditioning disk down forces and velocity, oscillating speeds of both the conditioning disk and the wafer carrier.


In at least some embodiments of the present invention, the wafer material removal for a region j (AR′j) in the model of step (a) is determined according to the equation:

AR′j=(c11j·x1+c12jt1+(c21j·x2+c22jt2+(c31j·x3+c32jt3+(c41j·x1+c42jt4+(c51j·x5+c52jt5,


where x1, x2, x3, x4, and x5 are the additional parameter values for polishing steps 1, 2, 3, 4, and 5, respectively; t1, t2, t3, t4, and t5 are the polishing times for polishing steps 1, 2, 3, 4, and 5, respectively, and ca1j provides the contribution to wafer removal of the variable x in polishing step a in region j; and ca2j provides the contribution to wafer removal of polishing time in polishing step a. The wafer material removal rate profile may account for tool state by scaling the profile using the scaling factor:

(1+kp·tp+kd·td+kpd·tp·td),


where the terms tp and td refer to pad and disk life, respectively, with units of hour; and the terms kp, kd and kpd are empirically determined coefficients relating pad and disk life to removal rate.


In at least some embodiments of the present invention, a the model is determined using less than 10 wafers.


In one aspect of the present invention, an apparatus for conditioning polishing pads used to planarize substrates is provided having a carrier assembly having a plurality of arms for holding a wafer positionable over a plurality of planarizing surfaces of a plurality of polishing pads, controlling means capable of controlling an operating parameter of the polishing process, and a controller operatively coupled to the controlling means, the controller operating the controlling means to adjust the operating parameter of the polishing process as a function of a model for a wafer thickness profile, the model including defining a polishing model that defines a plurality of regions on a wafer and identifies a wafer material removal rate in a polishing step of a polishing process for each of the regions, wherein the polishing process includes a plurality of polishing steps.


In at least some embodiments of the present invention, the model defines wafer removal for a region j (AR′j) in the wafer material removal rate model according to the equation:

AR′j=(c11j·x1+c12jt1+(c21j·x2+c22jt2+(c31j·x3+c32jt3+(c41j·x1+c42jt4+(c51j·x5+c52jt5,


where x1, x2, x3, x4, and x5 are the additional parameter values for polishing steps 1, 2, 3, 4, and 5, respectively; t1, t2, t3, t4, and t5 are the polishing times for polishing steps 1, 2, 3 4, and 5, respectively, and ca1j provides the contribution to wafer removal of the variable x in polishing step a in region j; and ca2j provides the contribution to wafer removal of polishing time in polishing step a.


In another aspect of the present invention, a computer readable medium includes instructions being executed by a computer, the instructions including a computer-implemented software application for a chemical mechanical polishing process, and the instructions for implementing the process include (a) receiving data from a chemical mechanical polishing tool relating to the wafer removal rate of at least one wafer processed in the chemical mechanical polishing process, and (b) calculating, from the data of step (a), updated polishing recipe, wherein the updated polishing recipe is calculated by determining the difference between an output of a wafer material removal rate model and the data of step (a).


In at least some embodiments of the present invention, the model for a wafer material removal rate defines a plurality of regions on a wafer and identifies a wafer material removal rate in a polishing step of a polishing process for each of the regions, wherein the polishing process includes a plurality of polishing steps.


In at least some embodiments of the present invention, the wafer removal for a region j (AR′j) in the wafer material removal rate model is determined according to the equation:

AR′j=(c11j·x1+c12jt1+(c21j·x2+c22jt2+(c31j·x3+c32jt3+(c41j·x1+c42jt4+(c51j·x5+c52jt5,


where x1, x2, x3, x4, and x5 are the additional parameter values for polishing steps 1, 2, 3, 4, and 5, respectively; t1, t2, t3, t4, and t5 are the polishing times for polishing steps 1, 2, 3, 4, and 5, respectively, and ca1j provides the contribution to wafer removal of the variable x in polishing step a in region j; and ca2j provides the contribution to wafer removal of polishing time in polishing step a.


The term “target wafer thickness profile” represents the desired processing outcome of the CMP process. Some tolerance is built into the profile, so that a feedback control system defines a target profile and acceptable standard deviations therefrom, wherein such deviations would not require updating of the polishing recipe. Use of the term target wafer thickness profile includes the target and the standard deviation therefrom.


The term wafer is used in a general sense to include any substantially planar object that is subject to polishing. Wafers include, in additional to monolith structures, substrates having one or more layers or thin films deposited thereon. Throughout the specification, wafer and thin film may be used interchangeably, unless otherwise indicated.


“Tool state” refers to the condition of the consumable or variable components of the CMP apparatus. Most often this term is used to refer to the state of the conditioning disk and polishing pad, which change continually over the lifetime of the pads, and idle time. Typical conditioning disk life is about 60 hours and typical polishing pad life is about 30 hours.





BRIEF DESCRIPTION OF THE DRAWINGS

Various objects, features, and advantages of the present invention can be more fully appreciated with reference to the following detailed description of the invention when considered in connection with the following drawing, in which like reference numerals identify like elements. The following drawings are for the purpose of illustration only and are not intended to be limiting of the invention, the scope of which is set forth in the claims that follow.



FIG. 1 is a perspective view of a chemical mechanical polishing apparatus.



FIG. 2 is a plot of oxide material removal ({acute over (Å)}) across the surface of a substrate for successive polishing steps in a polishing recipe.



FIG. 3 is a flow diagram generally illustrating model development;



FIG. 4 is a schematic illustration of a wafer showing regions defined for thickness profile model.



FIG. 5 is a flow diagram of the feedback loop used in a CMP polishing operation, as contemplated by at least some embodiments of the present invention.



FIG. 6 is a schematic illustration of model development for a CMP process using two platens with different polishing recipes, as contemplated by at least some embodiments of the present invention.



FIG. 7 is a block diagram of a computer system that includes tool representation and access control for use in at least some embodiments of the invention.



FIG. 8 is an illustration of a floppy disk that may store various portions of the software according to at least some embodiments of the invention.





DETAILED DESCRIPTION OF THE INVENTION


FIG. 1 shows a perspective view of a typical CMP apparatus 100 for polishing one or more substrates 110. The CMP apparatus 100 includes a series of polishing stations 101 and a transfer station 102 for loading and unloading substrates. Each polishing station includes a rotatable platen 103 on which is placed a polishing pad 104. A source of polishing fluid 111 may be provided to supply polishing fluid 112 to the polishing pad 104. Each polishing station may include an associated pad conditioning apparatus 105 to maintain the abrasive condition of the polishing pad. A rotatable multi-head carousel 106 is supported by center post 107 about which the carousel rotates. The carousel 106 includes multiple carrier heads 108 that are capable of independently rotating about its own axis. The carrier head 108 receives a substrate from and delivers a substrate to the transfer station 102. The carrier head provides a controllable load, i.e., pressure on the substrate to push is against the polishing pad when the polishing station and the carrier head are engaged. Some carrier heads include a retaining ring 109 to hold the substrate and help to provide the polishing load. To effectuate polishing, the platen 103 may be rotated (typically at a constant speed). Moreover, individually variable down forces may be applied by each of the carrier heads 108, for example by adjusting retaining ring pressures. The carrier heads 108 holding substrates 110 can rotate on axis 113 and oscillate back and forth in slot 114.


One type of CMP process polishes the wafer in a series of polishing steps. By way of example, FIG. 2 shows a CMP profile for eight successive polishing steps 201 through 208 for a single wafer 200 mm in diameter. Each polishing step removes a subset of the total material to be polished from the substrate surface. Moreover, the thickness profile generated by each polishing step may be different, as is seen by comparison of profiles 201 and 208. The final, thin film thickness profile is the sum of the individual polishing step thickness profiles and desirably produces a uniform wafer thickness across the surface.


A CMP process may include the transport of a sample from polishing station (platen) to polishing station (platen). One type of CMP process distributes wafer removal among the various platens, and each platen will have a full set of polishing steps to achieve the desired material removal for that platen. Any combination of removal is possible. Thus, by way of example, where it is desired to remove 6000 Å of material in total, 3000 Å may removed from the polishing station at platen 1, 1000 Å may be removed at platen 2, and 2000 Å may be removed at platen 3. The polishing recipe for each platen may be the same or different.


The CMP processes described above may be modeled to provide a format for improving the planarization process. The model can be represented as raw data that reflects the system, or it can be represented by equations, for example multiple input-multiple output linear, quadratic and non-linear equations, which describe the relationship among the variables of the system. By using a model, the within wafer thickness uniformity can be improved or maintained run-to-run by adjusting the polishing parameters during wafer polishing to correct for unmodeled effects or to correct for drift in the polishing process conditions. By way of example, polishing time, polishing pad down forces and velocity, slurry flow and composition, conditioning time, conditioning disk down forces and velocity, oscillating speeds of both the conditioning disk and the wafer carrier may be adjusted during the polishing operation in a feedback and feedforward loop that predicts and then optimizes the polishing recipe.


According to at least some embodiments of the present invention, an initial model is developed based upon knowledge of the wafer polishing process, as is shown in a flow diagram (FIG. 3). An initial understanding of the system is acquired in step 300, which is used to design and run a design of experiments (DOE) of step 310. The DOE desirably is designed to establish the relationship between or among variables that have a strong and predictable impact on the processing output one wishes to control, e.g., wafer thickness. The DOE provides data relating to process parameters and process outcome, which is then loaded to the advanced process control system in step 320. The advanced processing control system may be a controller or computer that uses the data to create and update the model. Processing requirements such as output targets and process specification are determined by the user in step 325, which are combined with the DOE data to generate a working model in step 330.


An illustrative example of model development is now described. According to at least some embodiments of the present invention, a model structure is defined that models wafer material removal rate (polishing) profiles as independent steps in the CMP process. As described herein above (FIG. 2), the individual steps may be combined to produce a uniform, final wafer thickness. The steps to be used in the model can also be defined as subsets of removal rate profiles; that is, a step may consist of a family of removal rate profiles that have similar characteristics. For each family of removal rate profiles, polishing parameters are identified, which may be varied, and their effect on the outcome is determined. Exemplary polishing variables, which may be included in this model include, but are not limited to, polishing time, polishing pad down forces and velocity, slurry flow and composition, conditioning time, conditioning disk down forces and velocity, and sweep speeds of both the conditioning disk and the wafer carrier.


In at least some embodiments of the present invention, the model relies on removal rate profiles based on regions of the wafer. As is shown in FIG. 4, a wafer may be divided into radial regions 401 through 405 of varying width and area. The number of regions is not set for the model and may be selected based upon the polishing profile. Thus, for example, FIG. 2 designates seven (7) regions across the wafer, while FIG. 4 illustrates five (5). The size and location of the regions also may vary and may be selected based upon the effect of certain polishing parameters on the wafer in that region.


The number, size and location of regions may be selected based upon the complexity of the wafer material removal rate profile. In at least some embodiments, it is desirable that the profile in any given region be substantially uniform, particularly in those cases where a number of wafer thickness measurement within a region are averaged to define the region-averaged thickness profile. Thus, at the edges where edge effects can be dramatic, narrow regions encompassing only the outer regions may be selected. Near the center of the wafer where polishing effects may be more subtle, a larger region may be defined. The regions are defined such that all azimuthal variation is averaged out since the CMP tool can not correct for such variation. Film thickness measurements taken within a region of the wafer are averaged to give the average thickness for that region.


To obtain DOE data, a polishing step is run and, based upon incoming measurements, e.g., pre-polishing and post-polishing wafer thickness measurements, and processing parameter values, a removal rate profile or, equivalently, a wafer thickness profile, can be determined for each region. Conventionally, data may be acquired empirically, by carrying out a series of experiments over a range of parameter values and over the lifetime of the polishing pad and conditioning disk. Such an approach makes no assumptions about the processing characteristics of the polishing operation, and the data is fit to the appropriate curve to define the model. This approach requires a large number of wafers, at least 30 for a 4 step process, and is time consuming (a typical disk life is about 60 hours).


In at least some embodiments of the present invention, a modified approach to obtaining DOE data is used. The approach assumes that the data may be fit to a linear curve and that superposition is valid. Superposition assumes that the same results are attained by performing a first step for a set time, followed by performing a second step for a set time, e.g., separately, but sequentially, as are attained by running the two steps together. In addition, the approach uses an established model to relate pad and disk life to polishing performance. These assumptions significantly reduce the amount of data (and hence number of samples) required to model the system appropriately. In at least some embodiments of the present invention, it is sufficient to run less than 10, and even 6–8 wafer for proper model development. By way of example only, the DOE may include 5–7 polishing steps and the polishing recipe may be carried out on a few wafers, as few as one, or for example 5–8 wafers. More wafers are required for polishing recipes with more polishing steps.


By way of example, a series of experiments may be conducted for a polishing system of interest as described above for determining the relationship between wafer material removal rate profile and polishing time and other parameters of interest. Standard polishing procedures may be used, with all polishing pad and wafer conditions held constant with the exception of the parameter(s) under investigation. Exemplary polishing parameters that may be held constant include polishing pad size, polishing pad composition, wafer composition, pad conditioning time, rotational velocity of the polishing pad, and rotational velocity of the wafer. In at least some embodiments of the present invention, the parameters under investigation include at least the polishing time for each of the polishing steps in the polishing recipe and the polishing down force (P), as defined by retaining ring pressure. As is shown in greater detail in the analysis that follows, additional parameters may be incorporated into the model.


Once data from DOE runs are obtained, a model may be developed. A model having five-polishing steps may be defined as follows:

AR′j=c1j·t1+c2j·t2+c3j·t3+c4j·t4+c5j·t5,  (1)


Where AR′j is the amount of material removed for region j of the wafer; t1, t2, t3, t4, and t5 are the polishing times for polishing steps 1, 2, 3, 4, and 5, respectively; and c1j, c2j, c3j, c4j; and c5j are removal rates for region j in polishing steps 1, 2, 3, 4, and 5, respectively.


Additional parameters may be included in the model, and the model may be defined as follows:

AR′j=(c11j·x1+c12jt1+(c21j·x2+c22jt2+(c31j·x3+c32jt3+(c41j·x1+c42jt4+(c51j·x5+c52jt5,


where x1, x2, x3, x4, and x5 are the additional parameter values for polishing steps 1, 2, 3, 4, and 5, respectively; t1, t2, t3, t4, and t5 are the polishing times for polishing steps 1, 2, 3, 4, and 5, respectively, and ca1j provides the contribution to wafer removal rate of the variable x in polishing step a in region j; and ca2j provides the contribution to wafer removal rate of polishing time in polishing step a. Thus, the model permits inclusion of an unlimited number of processing parameters.


In at least some embodiments of the present invention, the model may be further augmented to include the effect of the tool state. The tool state represents the effect of wear, use and aging on the tool, and includes the condition of the conditioning disk and polishing pad, represented by disk life and pad life, and also includes idle time. This functionality may be expressed as a scaling factor. An exemplary scaling factor that takes pad life and disk life into account is shown in eq. 3.

ARj=(1+kp·tp+kd·td+kpd·tp·td)·(AR′j|tp=0,td=0)  (3)


The terms tp and td refer to pad and disk life, respectively, with units of hour; and the terms kp, kd and kpd are empirically determined coefficients relating pad and disk life to removal rate, or equivalently, to the amount of material removed. AR′j at tp=0 and td=0 is the amount of material removed under initial polishing conditions.


Using a model such as the one just described, a prediction for region-averaged, final wafer thickness can be calculated given incoming thickness, the pad and disk life, the polishing step times and the value for any other selected parameter for those steps which vary that parameter.


Process model development and optimization are carried out with reference to a specific polishing system. That is, the conditions that effect within wafer uniformity are specific to the type of wafer being polished, the slurry used in polishing and the composition of the polishing pad. Once a wafer/slurry/polishing pad system is identified, the system is characterized using the models developed according to the invention. In at least some embodiments of the present invention, it is envisioned that a separate model (or at least a supplement to a composite model) is created for each slurry/polishing pad wafer combination (i.e., for each different type/brand of slurry and each type/brand of pad that may be used in production with a given type of wafer.


Also, at least some embodiments of the present invention contemplate a wafer polishing model that can accommodate polishing at multiple platens, either in parallel or serially. The CMP process often consists of multiple platens, which are operated simultaneously. Typically, each platen removes a portion of the total amount of material to be removed. The wafers are advanced from platen to platen, and each platen has a separate recipe that determines the polishing step times and other processing parameters, such as retaining ring pressures for each of the steps that are performed on that platen.


A process model that accounts for the effects of multiple platens that perform similar or different polishing steps on wafer thickness profile is illustrated in FIG. 6. In a first phase 600 of the model, the polishing recipe 610 (here, 6 steps) for platen 1620 is determined (the “first polishing process”). Process input data 630, such as incoming wafer thickness for the defined regions of the pre-polished wafer, disk life and pad life, are input into the model. The wafer is polished and final wafer thicknesses 640 for each of the wafer regions is measured. Post-polished regions thicknesses 640 from the first polishing process are used as input data in a second phase 645 of the model development. A second polishing recipe 650 is carried out on platen 2660, which can be the same as or different from that carried out on platen 1620. Pad life and disk life factors 655 relating to the pad and conditioning disk used on platen 2660 are also included in the model. Final thickness measurements 670 are taken and used in the model development. Thus, the method of the invention can accommodate a model that involves multiple polishing processes on multiple platens having different tool states and is able to provide platen-specific feedback 680 and 690 to platens 1 and 2, respectively. The model is extremely versatile and able to accommodate highly complex polishing scenarios.


According to at least some embodiments of the present invention, an initial model developed as described herein above is used in at least some embodiments of the present invention to control the run-to-run uniformity of the polishing process and to provide a feedback loop for updating the polishing recipe (FIG. 5). Briefly, one or more wafers is processed according to a first polishing recipe. A thickness measurement is taken across the polished wafer to obtain a wafer thickness profile, which is compared to the predicted wafer thickness profile calculated by the model. If the measured wafer thickness profile indicates deviation from the desired results, those deviations are used in an optimization process to update the polishing recipe. The updated recipe is then used in a feedback loop to progressively optimize the polishing recipe so as to improve or maintain within wafer film thickness uniformity.


According to the processing flow diagram in FIG. 5, initial processing conditions, e.g., tool state and wafer state are identified that will provide a desired wafer removal rate profile in step 500. The initial conditions may be determined empirically or by using the processing model of at least one embodiment of the present invention. If a processing model is used, a controller can use this model to calculate step times and processing parameters to polish an incoming profile to a target flat profile with a desired thickness as shown in step 510. Wafers are polished according to the initial polishing recipe in the CMP tool at step 520. The thickness of the polished wafer is measured and deviation from the predicted thickness is determined in step 530. In step 540 it is determined whether the deviation exceeds an established tolerance. If the deviation is within acceptable ranges, no changes are made to the polishing recipe and the controller instructs the tool to reuse the existing recipe in step 550. If the deviation is outside acceptable limits, new target parameters are set in step 560 and are fedback in step 570 into the controller where the polishing recipe is optimized according to an updated model that takes the deviation from the predicted value into consideration. The polishing step may be repeated and further updates of the polishing recipe are possible.


Process control of the CMP process according to at least one embodiment of the present invention permits optimization of the wafer removal rate for series of regions j across the wafer surface. By individually optimizing for the regions j of the wafer, greater control over the total surface is attainable. Thus, greater within wafer uniformity is achieved.


An exemplary optimization method, which can be used in determining an updated model for determining an updated polishing recipe, solves the equation:










min
x







f


(


y
sp

,

g


(
x
)



)






(
4
)








where x is a vector of times and other processing parameters corresponding to the polishing recipe; g(x) is the model for the CMP process as described above in eqs. 1–3; ysp is a vector of the desired average region wafer thicknesses; and f(ysp, g(x)) is some function which is meant to penalize the deviation between the model predictions g(x) and the desired thicknesses ysp.


Thus, the optimization method suggests that the model need not correct for 100% of the deviation from predicted value. A penalty function may be used to reflect uncertainty in the measured or calculated parameters, or to “damp” the effect of changing parameters too quickly or to too great an extent. It is possible, for example, for the model to overcompensate for the measured deviations thereby necessitating another adjustment to react to the overcompensation. This leads to an optimization process that is jumpy and takes several iterations before the optimized conditions are realized.


Based upon this optimization method, the post-polishing wafer thickness is measured and the difference between the predicted thickness and the final thickness is determined. The error in prediction, also known as a bias, is then linearly added into the model such that the predicted final thickness more closely matches the actual final thickness. This bias is added to each region j, which is modeled as is shown in the following equation:

FTj=ITj−ARj+bj  (5)

where FTj is the predicted final thickness of region j; ITj is the incoming thickness of region j; ARj is the predicted amount which is removed from region j given a set of recipe parameters; and bj is the bias term which arises due to the difference between the predicted and actual amount removed from region j. The process of linearly updating a model with bias terms based upon the difference between a model prediction and an actual measurement is part of at least some feedback controls in at least some embodiments of the present invention.


In at least some embodiment of the present invention, a feedback control combines the platens into a single model using the average of the tool states for each of the platens. The single model would use the feedback approach described above to apportion the bias adjustment across the different platens in some predetermined way.


Also, in at least some embodiments of the present invention, a feedback control scheme uses the final thickness measurements to distribute feedback individually to all of the platens. A method for modeling a polishing process for which different platens are separately modeled and factored into the model is shown in FIG. 6. Because each platen can be can be treated individually, the tool state, e.g., the pad life and disk life, and idle time, can be included in the model and feedback can be specific to the platen and polishing recipe. This feedback control scheme is particularly useful when different polishing recipes are being carried out on each platen. The ability to separately model each platen provides a greater of degree processing flexibility, since it allows one to change the processing recipe at one platen (during one stage of the polishing process) while keeping the processing recipe at the remaining platens unchanged.


In at least some embodiments of the present invention, the controller applies feedback individually to each carrier head. Each carrier head performs in a unique manner and it is possible in updating the polishing recipe to separately review the past performance of each wafer carrier and to adjust the updated parameters accordingly.


Feedback and feedforward control algorithms are constructed for use in the above control process based on the above models using various methods. The algorithms may be used to optimize parameters using various methods, such as recursive parameter estimation. Recursive parameter estimation is used in situations such as these, where it is desirable to model on line at the same time as the input-output data is received. Recursive parameter estimation is well suited for making decisions on line, such as adaptive control or adaptive predictions. For more details about the algorithms and theories of identification, see Ljung L., System Identification—Theory for the User, Prentice Hall, Upper Saddle River, N.J. 2nd edition, 1999.


In at least some embodiments of the present invention, the polishing recipe may be updated in discrete increments or steps defined in the algorithms of the developed by the model. Also, in at least some embodiments of the present invention, the updated polishing recipes may be determined by interpolation to the appropriate parameters.


Additional apparatus utilized to implement the feedforward and feedback loop include a film thickness measurement (metrology) tool to provide thickness data needed to calculate wafer material removal rate. The tool may be positioned on the polishing apparatus so as to provide in-line, in situ measurements, or it may be located remote from the polishing apparatus. The tool may use optical, electrical, acoustic or mechanical measurement methods. A suitable thickness measurement device is available from Nanometrics (Milpitas, Calif.) or Nova Measuring Instruments (Phoenix, Ariz.). A computer may be utilized to calculate the optimal pad conditioning recipe based upon the measured film thickness and calculated removal rate, employing the models and algorithm provided according to the invention. A suitable integrated controller and polishing apparatus (Mirra with iAPC or Mirra Mesa with iAPC) is available from Applied Materials, California.


Exemplary semiconductor wafers that can be polished using the concepts discussed herein including, but are not limited to those made of silicon, tungsten, aluminum, copper, BPSG, USG, thermal oxide, silicon-related films, and low k dielectrics and mixtures thereof.


The invention may be practiced using any number of different types of conventional CMP polishing pads. There are numerous polishing pads in the art that are generally made of urethane or other polymers. Exemplary polishing pads include Epic™ polishing pads (Cabot Microelectronics Corporation, Aurora Ill.) and Rodel® IC1000, IC1010, IC 1400 polishing pads (Rodel Corporation, Newark, Del.), OXP series polishing pads (Sycamore Pad), Thomas West Pad 711, 813, 815, 815-Ultra, 817, 826, 828, 828-E1 (Thomas West).


Furthermore, any number of different types of slurry can be used in conjunction with aspects of the present invention. There are numerous CMP polishing slurries in the art, which are generally made to polish specific types of metals in semiconductor wafers. Exemplary slurries include Semi-Sperse® (available as Semi-Sperse® 12, Semi-Sperse® 25, Semi-Sperse® D7000, Semi-Sperse® D7100, Semi-Sperse® D7300, Semi-Sperse® P1000, Semi-Sperse® W2000, and Semi-Sperse® W2585) (Cabot Microelectronics Corporation, Aurora Ill.), Rodel ILD1300, Klebesol series, Elexsol, MSW1500, MSW2000 series, CUS series and PTS (Rodel).


Various aspects of the present invention that can be controlled by a computer can be (and/or be controlled by) any number of control/computer entities, including the one shown in FIG. 7. Referring to FIG. 7 a bus 756 serves as the main information highway interconnecting the other components of system 711. CPU 758 is the central processing unit of the system, performing calculations and logic operations required to execute the processes of embodiments of the present invention as well as other programs. Read only memory (ROM) 760 and random access memory (RAM) 762 constitute the main memory of the system. Disk controller 764 interfaces one or more disk drives to the system bus 756. These disk drives are, for example, floppy disk drives 770, or CD ROM or DVD (digital video disks) drives 766, or internal or external hard drives 768. These various disk drives and disk controllers are optional devices.


A display interface 772 interfaces display 748 and permits information from the bus 756 to be displayed on display 748. Display 748 can be used in displaying a graphical user interface. Communications with external devices such as the other components of the system described above can occur utilizing, for example, communication port 774. Optical fibers and/or electrical cables and/or conductors and/or optical communication (e.g., infrared, and the like) and/or wireless communication (e.g., radio frequency (RF), and the like) can be used as the transport medium between the external devices and communication port 774. Peripheral interface 754 interfaces the keyboard 750 and mouse 752, permitting input data to be transmitted to bus 756. In addition to these components, system 711 also optionally includes an infrared transmitter and/or infrared receiver. Infrared transmitters are optionally utilized when the computer system is used in conjunction with one or more of the processing components/stations that transmits/receives data via infrared signal transmission. Instead of utilizing an infrared transmitter or infrared receiver, the computer system may also optionally use a low power radio transmitter 780 and/or a low power radio receiver 782. The low power radio transmitter transmits the signal for reception by components of the production process, and receives signals from the components via the low power radio receiver. The low power radio transmitter and/or receiver are standard devices in industry.


Although system 711 in FIG. 7 is illustrated having a single processor, a single hard disk drive and a single local memory, system 711 is optionally suitably equipped with any multitude or combination of processors or storage devices. For example, system 711 may be replaced by, or combined with, any suitable processing system operative in accordance with the principles of embodiments of the present invention, including sophisticated calculators, and hand-held, laptop/notebook, mini, mainframe and super computers, as well as processing system network combinations of the same.



FIG. 8 is an illustration of an exemplary computer readable memory medium 884 utilizable for storing computer readable code or instructions. As one example, medium 884 may be used with disk drives illustrated in FIG. 7. Typically, memory media such as floppy disks, or a CD ROM, or a digital video disk will contain, for example, a multi-byte locale for a single byte language and the program information for controlling the above system to enable the computer to perform the functions described herein. Alternatively, ROM 760 and/or RAM 762 illustrated in FIG. 7 can also be used to store the program information that is used to instruct the central processing unit 758 to perform the operations associated with the instant processes. Other examples of suitable computer readable media for storing information include magnetic, electronic, or optical (including holographic) storage, some combination thereof, etc. In addition, at least some embodiments of the present invention contemplate that the medium can be in the form of a transmission (e.g., digital or propagated signals).


In general, it should be emphasized that various components of embodiments of the present invention can be implemented in hardware, software or a combination thereof. In such embodiments, the various components and steps would be implemented in hardware and/or software to perform the functions of the present invention. Any presently available or future developed computer software language and/or hardware components can be employed in such embodiments of the present invention. For example, at least some of the functionality mentioned above could be implemented using the C, C++, or any assembly language appropriate in view of the processor(s) being used. It could also be written in an interpretive environment such as Java and transported to multiple destinations to various users.


Although various embodiments which incorporate the teachings of the present invention have been shown and described in detail herein, those skilled in the art can readily devise many other varied embodiments that incorporate these teachings.

Claims
  • 1. A method of producing a target wafer thickness profile in a polishing operation, comprising: (a) providing a model for wafer polishing that defines a plurality of substantially annular regions on a wafer and identifies a wafer material removal rate in a polishing step for each of the regions, wherein the model is based on measurements of one or more wafers that have completed the polishing step; and(b) polishing a wafer using a polishing recipe based on the model that generates a target thickness profile for each region.
  • 2. A method of controlling surface non-uniformity of a wafer in a polishing operation, comprising: (a) providing a model for wafer polishing that defines a plurality of regions on a wafer and a plurality of polishing steps and identifies a wafer material removal rate in a polishing step of a polishing process for each of the regions;(b) polishing a wafer using a first polishing recipe;(c) determining a wafer thickness profile for the polished wafer of step (b); and(d) calculating an updated polishing model based upon the wafer thickness profile of step (c) and the model of step (a) and updating the first polishing recipe based on the updated mode to maintain a target wafer thickness profile.
  • 3. The method of claim 2, wherein the first polishing recipe is based on the model of step (a) and an initial wafer thickness profile.
  • 4. The method of claim 2, wherein the model of step (a) further defines the effect of the tool state on polishing effectiveness.
  • 5. The method of claim 2, wherein the plurality of regions in the model of step (a) comprises regions extending radially outward from a center point on the wafer.
  • 6. The method of claim 1 or 5, wherein the model comprises four or more regions.
  • 7. The method of claim 1 or 2, wherein the polishing of step (b) comprises polishing the wafer at a plurality of polishing stations.
  • 8. The method of claim 7, wherein the polishing step is carried out at three polishing stations.
  • 9. The method of claim 7, wherein the polishing recipe at at least two polishing stations is the same.
  • 10. The method of claim 7, wherein the polishing recipe at at least two polishing stations is different.
  • 11. The method of claim 7, wherein calculating the updated polishing model comprises calculating updated polishing models for each of the plurality of polishing stations.
  • 12. The method of claim 11, wherein the updated polishing recipes for each of the plurality of polishing stations accounts for the tool state of the individual polishing stations.
  • 13. The method of claim 9 or 10, wherein the polishing of step (b) is carried out at a plurality of polishing stations, and wherein a wafer thickness profile for each of the subsequent polishing stations is determined in step (c) and is used to update the model in step (d).
  • 14. The method of claim 1 or 2, wherein the step of providing a model comprises: (a) measuring pre-polished wafer thickness in each of a plurality of regions defined on one or more wafers;(b) polishing the one or more wafers, wherein polishing comprises polishing the one or more wafers in a plurality of polishing steps;(c) measuring the wafer material removal rate for the one or more wafers at each of the plurality of regions after each of the polishing steps of step (f);(d) providing a model defining the effect of tool state on polishing effectiveness; and(e) recording the pre-polished and post-polished wafer thicknesses for each or the regions on a recordable medium.
  • 15. The method of claim 14, further comprising: fitting the data to a linear or non-linear curve that establishes a relationship between the material removal rate of a region of the wafer and a polishing parameter of interest.
  • 16. The method of claim 15, wherein the polishing parameter comprises polishing time.
  • 17. The method of claim 16, wherein the polishing parameters further comprise a parameter selected from the group consisting of polishing time, polishing pad down forces and velocity, slurry flow and composition, conditioning time, conditioning disk down forces and velocity, oscillating speeds of both the conditioning disk and the wafer carrier.
  • 18. The method of claim 1 or 2, wherein the wafer removal for a region j (AR′j) in the model of step (a) is determined according to the equation: AR′j=(c11j·x1+c12j)·t1+(c21j·x2+c22j)·t2+(c31j·x3+c32j)·t3+(c41j·x1+c42j)·t4+(c51j·x5+c52j)·t5,where x1, x2, x3, x4, and x5 are the additional parameter values for polishing steps 1, 2, 3, 4, and 5, respectively; t1, t2, t3, t4, and t5 are the polishing times for polishing steps 1, 2, 3, 4, and 5, respectively, and ca1j provides the contribution to wafer removal of the variable x in polishing step a in region j; and ca2j provides the contribution to wafer removal of polishing time in polishing step a.
  • 19. The method of claim 18 wherein the wafer material removal rate profile accounts for tool state by scaling the profile using the scaling factor: (1+kp·tp+kd·td+kpd·tp·td),where the terms tp and td refer to pad and disk life, respectively, with units of hour; and the terms kp, kd and kpd are empirically determined coefficients relating pad and disk life to removal rate.
  • 20. The method of claim 2, wherein the updated polishing model is attained by solving the equation:
  • 21. A method of determining a model for wafer thickness profile, comprising: (a) measuring pre-polished wafer thickness in each of a plurality of regions defined on one or more wafers;(b) polishing the one or more wafers, wherein polishing comprises polishing the one or more wafers in a plurality of polishing steps;(c) measuring the wafer material removal rate for the one or more wafers at each of the plurality of regions after each of the polishing steps of step (b);(d) providing a model defining the effect of tool state on polishing effectiveness; and(e) recording the pre-polished and post-polished wafer thicknesses for each of the regions on a recordable medium.
  • 22. The method of claim 21, further comprising: fitting the data to a linear or non-linear curve that establishes a relationship between the material removal rate of a region of the wafer and a polishing parameter of interest.
  • 23. The method of claim 22, wherein the polishing parameter comprises polishing time.
  • 24. The method of claim 23, wherein the polishing parameters further comprise a parameter selected from the group consisting of polishing time, polishing pad down forces and velocity, slurry flow and composition, conditioning time, conditioning disk down forces and velocity, oscillating speeds of both the conditioning disk and the wafer carrier.
  • 25. The method of claim 21 wherein the wafer material removal for a region j (AR′j) in the model of step (a) is determined according to the equation: AR′j=(c11j·x1+c12j)·t1+(c21j·x2+c22j)·t2+(c31j·x3+c32j)·t3+(c41j·x1+c42j)·t4+(c51j·x5+c52j)·t5,where x1, x2, x3, x4, and x5 are the additional parameter values for polishing steps 1, 2, 3, 4, and 5, respectively; t1, t2, t3, t4, and t5 are the polishing times for polishing steps 1, 2, 3, 4, and 5, respectively, and ca1j provides the contribution to wafer removal of the variable x in polishing step a in region j; and ca2j provides the contribution to wafer removal of polishing time in polishing step a.
  • 26. The method of claim 21 wherein the wafer material removal rate profile accounts for tool state by scaling the profile using the scaling factor: (1+kp·tp+kd·td+kpd·tp·td),where the terms tp and td refer to pad and disk life, respectively, with units of hour; and the terms kp, kd and kpd are empirically determined coefficients relating pad and disk life to removal rate.
  • 27. The method of claim 22, wherein the model is determined using less than 10 wafers.
  • 28. A method of producing a target wafer thickness profile in a polishing operation, comprising: (a) providing a model for wafer polishing that defines a plurality of substantially annular regions on a wafer, identifies a wafer material removal rate in a polishing step for each of the regions, and defines the effect of tool state on polishing effectiveness; and(b) polishing a wafer using a polishing recipe based on the model that generates a target thickness profile for each region.
RELATED APPLICATIONS

This application is a continuation-in-part application of and claims priority under 35 U.S.C. § 119(e) from provisional application Ser. No. 60/298,878 filed Jun. 19, 2001.

US Referenced Citations (353)
Number Name Date Kind
3205485 Noltingk Sep 1965 A
3229198 Libby Jan 1966 A
3767900 Chao et al. Oct 1973 A
3920965 Sohwardy Nov 1975 A
4000458 Miller et al. Dec 1976 A
4207520 Flora et al. Jun 1980 A
4209744 Gerasimov et al. Jun 1980 A
4302721 Urbanek et al. Nov 1981 A
4368510 Anderson Jan 1983 A
4609870 Lale et al. Sep 1986 A
4616308 Morshedi et al. Oct 1986 A
4663703 Axelby et al. May 1987 A
4698766 Entwistle et al. Oct 1987 A
4750141 Judell et al. Jun 1988 A
4755753 Chern Jul 1988 A
4757259 Charpentier Jul 1988 A
4796194 Atherton Jan 1989 A
4901218 Cornwell Feb 1990 A
4938600 Into Jul 1990 A
4957605 Hurwitt et al. Sep 1990 A
4967381 Lane et al. Oct 1990 A
5089970 Lee et al. Feb 1992 A
5108570 Wang Apr 1992 A
5208765 Turnbull May 1993 A
5220517 Sierk et al. Jun 1993 A
5226118 Baker et al. Jul 1993 A
5231585 Kobayashi et al. Jul 1993 A
5236868 Nulman Aug 1993 A
5240552 Yu et al. Aug 1993 A
5260868 Gupta et al. Nov 1993 A
5270222 Moslehi Dec 1993 A
5283141 Yoon et al. Feb 1994 A
5295242 Mashruwala et al. Mar 1994 A
5309221 Fischer et al. May 1994 A
5329463 Sierk et al. Jul 1994 A
5338630 Yoon et al. Aug 1994 A
5347446 Iino et al. Sep 1994 A
5367624 Cooper Nov 1994 A
5369544 Mastrangelo Nov 1994 A
5375064 Bollinger Dec 1994 A
5398336 Tantry et al. Mar 1995 A
5402367 Sullivan et al. Mar 1995 A
5408405 Mozumder et al. Apr 1995 A
5410473 Kaneko et al. Apr 1995 A
5420796 Weling et al. May 1995 A
5427878 Corliss Jun 1995 A
5444837 Bomans et al. Aug 1995 A
5469361 Moyne Nov 1995 A
5485082 Wisspeintner et al. Jan 1996 A
5490097 Swenson et al. Feb 1996 A
5495417 Fuduka et al. Feb 1996 A
5497316 Sierk et al. Mar 1996 A
5497381 O'Donoghue et al. Mar 1996 A
5503707 Maung et al. Apr 1996 A
5508947 Sierk et al. Apr 1996 A
5511005 Abbe et al. Apr 1996 A
5519605 Cawlfield May 1996 A
5525808 Irie et al. Jun 1996 A
5526293 Mozumder et al. Jun 1996 A
5534289 Bilder et al. Jul 1996 A
5541510 Danielson Jul 1996 A
5546312 Mozumder et al. Aug 1996 A
5553195 Meijer Sep 1996 A
5586039 Hirsch et al. Dec 1996 A
5599423 Parker et al. Feb 1997 A
5602492 Cresswell et al. Feb 1997 A
5603707 Trombetta et al. Feb 1997 A
5617023 Skalski Apr 1997 A
5627083 Tounai May 1997 A
5629216 Wijaranakula et al. May 1997 A
5642296 Saxena Jun 1997 A
5646870 Krivokapic et al. Jul 1997 A
5649169 Berezin et al. Jul 1997 A
5654903 Reitman et al. Aug 1997 A
5655951 Meikle et al. Aug 1997 A
5657254 Sierk et al. Aug 1997 A
5661669 Mozumder et al. Aug 1997 A
5663797 Sandhu Sep 1997 A
5664987 Renteln Sep 1997 A
5664990 Adams et al. Sep 1997 A
5665199 Sahota et al. Sep 1997 A
5665214 Iturralde Sep 1997 A
5666297 Britt et al. Sep 1997 A
5667424 Pan Sep 1997 A
5674787 Zhao et al. Oct 1997 A
5694325 Fukuda et al. Dec 1997 A
5695810 Dubin et al. Dec 1997 A
5698989 Nulman Dec 1997 A
5719495 Moslehi Feb 1998 A
5719796 Chen Feb 1998 A
5735055 Hochbein et al. Apr 1998 A
5740429 Wang et al. Apr 1998 A
5751582 Saxena et al. May 1998 A
5754297 Nulman May 1998 A
5761064 La et al. Jun 1998 A
5761065 Kittler et al. Jun 1998 A
5764543 Kennedy Jun 1998 A
5777901 Berezin et al. Jul 1998 A
5787021 Samaha Jul 1998 A
5787269 Hyodo Jul 1998 A
5808303 Schlagheck et al. Sep 1998 A
5812407 Sato et al. Sep 1998 A
5823854 Chen Oct 1998 A
5824599 Schacham-Diamand et al. Oct 1998 A
5825356 Habib et al. Oct 1998 A
5825913 Rostami et al. Oct 1998 A
5828778 Hagi et al. Oct 1998 A
5831851 Eastburn et al. Nov 1998 A
5832224 Fehskens et al. Nov 1998 A
5838595 Sullivan et al. Nov 1998 A
5838951 Song Nov 1998 A
5844554 Geller et al. Dec 1998 A
5857258 Penzes et al. Jan 1999 A
5859777 Yokoyama et al. Jan 1999 A
5859964 Wang et al. Jan 1999 A
5859975 Brewer et al. Jan 1999 A
5862054 Li Jan 1999 A
5863807 Jang et al. Jan 1999 A
5867389 Hamada et al. Feb 1999 A
5870306 Harada Feb 1999 A
5871805 Lemelson Feb 1999 A
5883437 Maruyama et al. Mar 1999 A
5889991 Consolatti et al. Mar 1999 A
5901313 Wolf et al. May 1999 A
5903455 Sharpe, Jr. et al. May 1999 A
5910011 Cruse Jun 1999 A
5910846 Sandhu Jun 1999 A
5912678 Saxena et al. Jun 1999 A
5916016 Bothra Jun 1999 A
5923553 Yi Jul 1999 A
5926690 Toprac et al. Jul 1999 A
5930138 Lin et al. Jul 1999 A
5940300 Ozaki Aug 1999 A
5943237 Van Boxem Aug 1999 A
5943550 Fulford, Jr. et al. Aug 1999 A
5960185 Nguyen Sep 1999 A
5960214 Sharpe, Jr. et al. Sep 1999 A
5961369 Bartels et al. Oct 1999 A
5963881 Kahn et al. Oct 1999 A
5975994 Sandhu et al. Nov 1999 A
5978751 Pence et al. Nov 1999 A
5982920 Tobin, Jr. et al. Nov 1999 A
6002989 Shiba et al. Dec 1999 A
6012048 Gustin et al. Jan 2000 A
6017771 Yang et al. Jan 2000 A
6036349 Gombar Mar 2000 A
6037664 Zhao et al. Mar 2000 A
6041263 Boston et al. Mar 2000 A
6041270 Steffan et al. Mar 2000 A
6054379 Yau et al. Apr 2000 A
6059636 Inaba et al. May 2000 A
6064759 Buckley et al. May 2000 A
6072313 Li et al. Jun 2000 A
6074443 Venkatesh et al. Jun 2000 A
6074517 Taravade Jun 2000 A
6077412 Ting et al. Jun 2000 A
6078845 Friedman Jun 2000 A
6094688 Mellen-Garnett et al. Jul 2000 A
6096649 Jang Aug 2000 A
6097887 Hardikar et al. Aug 2000 A
6100195 Chan et al. Aug 2000 A
6108092 Sandhu Aug 2000 A
6111634 Pecen et al. Aug 2000 A
6112130 Fukuda et al. Aug 2000 A
6113462 Yang Sep 2000 A
6114238 Liao Sep 2000 A
6127263 Parikh Oct 2000 A
6128016 Coelho et al. Oct 2000 A
6136163 Cheung et al. Oct 2000 A
6141660 Bach et al. Oct 2000 A
6143646 Wetzel Nov 2000 A
6148099 Lee et al. Nov 2000 A
6148239 Funk et al. Nov 2000 A
6148246 Kawazome Nov 2000 A
6150270 Matsuda et al. Nov 2000 A
6157864 Schwenke et al. Dec 2000 A
6159073 Wiswesser et al. Dec 2000 A
6159075 Zhang Dec 2000 A
6159644 Satoh et al. Dec 2000 A
6161054 Rosenthal et al. Dec 2000 A
6169931 Runnels Jan 2001 B1
6172756 Chalmers et al. Jan 2001 B1
6173240 Sepulveda et al. Jan 2001 B1
6175777 Kim Jan 2001 B1
6178390 Jun Jan 2001 B1
6181013 Liu et al. Jan 2001 B1
6183345 Kamono et al. Feb 2001 B1
6185324 Ishihara et al. Feb 2001 B1
6191864 Sandhu Feb 2001 B1
6192291 Kwon Feb 2001 B1
6194231 Ho-Cheng et al. Feb 2001 B1
6197604 Miller et al. Mar 2001 B1
6204165 Ghoshal Mar 2001 B1
6210983 Atchison et al. Apr 2001 B1
6211094 Jun et al. Apr 2001 B1
6212961 Dvir Apr 2001 B1
6214734 Bothra et al. Apr 2001 B1
6217412 Campbell et al. Apr 2001 B1
6219711 Chari Apr 2001 B1
6222936 Phan et al. Apr 2001 B1
6226563 Lim May 2001 B1
6226792 Goiffon et al. May 2001 B1
6228280 Li et al. May 2001 B1
6230069 Campbell et al. May 2001 B1
6236903 Kim et al. May 2001 B1
6237050 Kim et al. May 2001 B1
6240330 Kurtzberg et al. May 2001 B1
6240331 Yun May 2001 B1
6245581 Bonser et al. Jun 2001 B1
6246972 Klimasauskas Jun 2001 B1
6248602 Bode et al. Jun 2001 B1
6249712 Boiquaye Jun 2001 B1
6252412 Talbot et al. Jun 2001 B1
6253366 Mutschler, III Jun 2001 B1
6259160 Lopatin et al. Jul 2001 B1
6263255 Tan et al. Jul 2001 B1
6268270 Scheid et al. Jul 2001 B1
6271670 Caffey Aug 2001 B1
6276989 Campbell et al. Aug 2001 B1
6277014 Chen et al. Aug 2001 B1
6278899 Piche et al. Aug 2001 B1
6280289 Wiswesser et al. Aug 2001 B1
6281127 Shue Aug 2001 B1
6284622 Campbell et al. Sep 2001 B1
6287879 Gonzales et al. Sep 2001 B1
6290572 Hofmann Sep 2001 B1
6291367 Kelkar Sep 2001 B1
6292708 Allen et al. Sep 2001 B1
6298274 Inoue Oct 2001 B1
6298470 Breiner et al. Oct 2001 B1
6303395 Nulman Oct 2001 B1
6304999 Toprac et al. Oct 2001 B1
6307628 Lu et al. Oct 2001 B1
6314379 Hu et al. Nov 2001 B1
6317643 Dmochowski Nov 2001 B1
6320655 Matsushita et al. Nov 2001 B1
6324481 Atchison et al. Nov 2001 B1
6334807 Lebel et al. Jan 2002 B1
6336841 Chang Jan 2002 B1
6339727 Ladd Jan 2002 B1
6340602 Johnson et al. Jan 2002 B1
6345288 Reed et al. Feb 2002 B1
6345315 Mishra Feb 2002 B1
6346426 Toprac et al. Feb 2002 B1
6355559 Havemann et al. Mar 2002 B1
6360133 Campbell et al. Mar 2002 B1
6360184 Jacquez Mar 2002 B1
6363294 Coronel et al. Mar 2002 B1
6366934 Cheng et al. Apr 2002 B1
6368879 Toprac Apr 2002 B1
6368883 Bode et al. Apr 2002 B1
6368884 Goodwin et al. Apr 2002 B1
6379980 Toprac Apr 2002 B1
6381564 David et al. Apr 2002 B1
6388253 Su May 2002 B1
6389491 Jacobson et al. May 2002 B1
6391780 Shih et al. May 2002 B1
6395152 Wang May 2002 B1
6397114 Eryurek et al. May 2002 B1
6400162 Mallory et al. Jun 2002 B1
6405096 Toprac et al. Jun 2002 B1
6405144 Toprac et al. Jun 2002 B1
6417014 Lam et al. Jul 2002 B1
6427093 Toprac Jul 2002 B1
6432728 Tai et al. Aug 2002 B1
6435952 Boyd et al. Aug 2002 B1
6438438 Takagi et al. Aug 2002 B1
6440295 Wang Aug 2002 B1
6442496 Pasadyn et al. Aug 2002 B1
6449524 Miller et al. Sep 2002 B1
6455415 Lopatin et al. Sep 2002 B1
6455937 Cunningham Sep 2002 B1
6465263 Coss, Jr. et al. Oct 2002 B1
6470230 Toprac et al. Oct 2002 B1
6479902 Lopatin et al. Nov 2002 B1
6479990 Mednikov et al. Nov 2002 B1
6482660 Conchieri et al. Nov 2002 B1
6484064 Campbell Nov 2002 B1
6486492 Su Nov 2002 B1
6492281 Song et al. Dec 2002 B1
6495452 Shih Dec 2002 B1
6503839 Gonzales et al. Jan 2003 B1
6515368 Lopatin et al. Feb 2003 B1
6517413 Hu et al. Feb 2003 B1
6517414 Tobin et al. Feb 2003 B1
6528409 Lopatin et al. Mar 2003 B1
6529789 Campbell et al. Mar 2003 B1
6532555 Miller et al. Mar 2003 B1
6535783 Miller et al. Mar 2003 B1
6537912 Agarwal Mar 2003 B1
6540591 Pasadyn et al. Apr 2003 B1
6541401 Herner et al. Apr 2003 B1
6546508 Sonderman et al. Apr 2003 B1
6556881 Miller Apr 2003 B1
6560504 Goodwin et al. May 2003 B1
6563308 Nagano et al. May 2003 B1
6567717 Krivokapic et al. May 2003 B1
6580958 Takano Jun 2003 B1
6587744 Stoddard et al. Jul 2003 B1
6590179 Tanaka et al. Jul 2003 B1
6604012 Cho et al. Aug 2003 B1
6605549 Leu et al. Aug 2003 B1
6607976 Chen et al. Aug 2003 B1
6609946 Tran Aug 2003 B1
6616513 Osterheld Sep 2003 B1
6618692 Takahashi et al. Sep 2003 B1
6624075 Lopatin et al. Sep 2003 B1
6625497 Fairbairn et al. Sep 2003 B1
6630741 Lopatin et al. Oct 2003 B1
6640151 Somekh et al. Oct 2003 B1
6652355 Wiswesser et al. Nov 2003 B1
6660633 Lopatin et al. Dec 2003 B1
6678570 Pasadyn et al. Jan 2004 B1
6708074 Chi et al. Mar 2004 B1
6708075 Sonderman et al. Mar 2004 B1
6725402 Coss, Jr. et al. Apr 2004 B1
6728587 Goldman et al. Apr 2004 B1
6735492 Conrad et al. May 2004 B1
6751518 Sonderman et al. Jun 2004 B1
6774998 Wright et al. Aug 2004 B1
20010001755 Sandhu et al. May 2001 A1
20010003084 Finarov Jun 2001 A1
20010006873 Moore Jul 2001 A1
20010030366 Nakano et al. Oct 2001 A1
20010039462 Mendez et al. Nov 2001 A1
20010040997 Tsap et al. Nov 2001 A1
20010042690 Talieh Nov 2001 A1
20010044667 Nakano et al. Nov 2001 A1
20020032499 Wilson et al. Mar 2002 A1
20020058460 Lee et al. May 2002 A1
20020070126 Sato et al. Jun 2002 A1
20020077031 Johansson et al. Jun 2002 A1
20020081951 Boyd et al. Jun 2002 A1
20020089676 Pecen et al. Jul 2002 A1
20020102853 Li et al. Aug 2002 A1
20020107599 Patel et al. Aug 2002 A1
20020107604 Riley et al. Aug 2002 A1
20020113039 Mok et al. Aug 2002 A1
20020127950 Hirose et al. Sep 2002 A1
20020128805 Goldman et al. Sep 2002 A1
20020149359 Crouzen et al. Oct 2002 A1
20020165636 Hasan Nov 2002 A1
20020183986 Stewart et al. Dec 2002 A1
20020185658 Inoue et al. Dec 2002 A1
20020193899 Shanmugasundram et al. Dec 2002 A1
20020193902 Shanmugasundram et al. Dec 2002 A1
20020197745 Shanmugasundram et al. Dec 2002 A1
20020197934 Paik Dec 2002 A1
20020199082 Shanmugasundram et al. Dec 2002 A1
20030017256 Shimane Jan 2003 A1
20030020909 Adams et al. Jan 2003 A1
20030020928 Ritzdorf et al. Jan 2003 A1
20030154062 Daft et al. Aug 2003 A1
Foreign Referenced Citations (81)
Number Date Country
2050247 Aug 1991 CA
2165847 Aug 1991 CA
2194855 Aug 1991 CA
0 397 924 Nov 1990 EP
0 621 522 Oct 1994 EP
0 747 795 Dec 1996 EP
0 869 652 Oct 1998 EP
0877308 Nov 1998 EP
0 881 040 Dec 1998 EP
0 895 145 Feb 1999 EP
0 910 123 Apr 1999 EP
0 932 194 Jul 1999 EP
0 932 195 Jul 1999 EP
1 066 925 Jan 2001 EP
1 067 757 Jan 2001 EP
1 071 128 Jan 2001 EP
1 083 470 Mar 2001 EP
1 092 505 Apr 2001 EP
1072967 Nov 2001 EP
1 182 526 Feb 2002 EP
2 347 885 Sep 2000 GB
2 365 215 Feb 2002 GB
61-66104 Apr 1986 JP
62-171147 Aug 1986 JP
01-283934 Nov 1989 JP
3-202710 Sep 1991 JP
05-151231 Jun 1993 JP
05-216896 Aug 1993 JP
05-266029 Oct 1993 JP
06-110894 Apr 1994 JP
06-176994 Jun 1994 JP
6-184434 Jul 1994 JP
06-252236 Sep 1994 JP
06-260380 Sep 1994 JP
8-23166 Jan 1996 JP
8-50161 Feb 1996 JP
08-149583 Jun 1996 JP
8-304023 Nov 1996 JP
09-34535 Feb 1997 JP
9-246547 Sep 1997 JP
10-34522 Feb 1998 JP
10-173029 Jun 1998 JP
11-67853 Mar 1999 JP
11-126816 May 1999 JP
11-135601 May 1999 JP
2000-183001 Jun 2000 JP
2001-76982 Mar 2001 JP
2001-284299 Oct 2001 JP
2001-305108 Oct 2001 JP
2002-9030 Jan 2002 JP
2002-343754 Nov 2002 JP
434103 May 2001 TW
436383 May 2001 TW
455938 Sep 2001 TW
455976 Sep 2001 TW
WO 9534866 Dec 1995 WO
WO 9805066 Feb 1998 WO
WO 9845090 Oct 1998 WO
WO 9909371 Feb 1999 WO
WO 9925520 May 1999 WO
WO 9959200 Nov 1999 WO
WO 0000874 Jan 2000 WO
WO 0005759 Feb 2000 WO
WO 0035063 Jun 2000 WO
WO 0054325 Sep 2000 WO
WO 0079355 Dec 2000 WO
WO 0111679 Feb 2001 WO
WO 0115865 Mar 2001 WO
WO 0118623 Mar 2001 WO
WO 0125865 Apr 2001 WO
WO 0133277 May 2001 WO
WO 0133501 May 2001 WO
WO 0152055 Jul 2001 WO
WO 0152319 Jul 2001 WO
WO 0157823 Aug 2001 WO
WO 01080306 Oct 2001 WO
WO 0217150 Feb 2002 WO
WO 0231613 Apr 2002 WO
WO 0231613 Apr 2002 WO
WO 0233737 Apr 2002 WO
WO 02074491 Sep 2002 WO
Related Publications (1)
Number Date Country
20020197745 A1 Dec 2002 US
Provisional Applications (1)
Number Date Country
60298878 Jun 2001 US