The present disclosure relates to integrated circuit packaging, in particular to so-called flat no-leads packaging for integrated circuits.
Flat no-leads packaging refers to a type of integrated circuit (IC) packaging with integrated pins for surface mounting to a printed circuit board (PCB). Flat no-leads may sometimes be called micro leadframes (MLF). Flat no-leads packages, including for example quad-flat no-leads (QFN) and dual-flat no-leads (DFN), provide physical and electrical connection between an encapsulated IC component and an external circuit (e.g., to a printed circuit board (PCB)).
In general, the contact pins for a flat no-leads package do not extend beyond the edges of the package. The pins are usually formed by a single leadframe that includes a central support structure for the die of the IC. The leadframe and IC are encapsulated in a housing, typically made of plastic. Each leadframe may be part of a matrix of leadframes that has been molded to encapsulate several individual IC devices. Usually, the matrix is sawed apart to separate the individual IC devices by cutting through any joining members of the leadframe. The sawing or cutting process also exposes the contact pins along the edges of the packages.
Once sawn, the bare contact pins may provide bad or no connection for reflow soldering. The exposed face of contact pins may not provide sufficient wettable flanks to provide a reliable connection. Reflow soldering is a preferred method for attaching surface mount components to a PCB, intended to melt the solder and heat the adjoining surfaces without overheating the electrical components, and thereby reducing the risk of damage to the components.
Hence, a process or method that improves the wettable surface of flat no-leads contact pins for a reflow soldering process to mount the flat no-leads package to an external circuit may provide improved electrical and mechanical performance of an IC in a QFN or other flat no-leads package.
According to an embodiment of the present disclosure, a leadframe for an integrated circuit (IC) device may comprise a center support structure for mounting an IC chip, a plurality of pins extending from the center support structure, and a bar connecting the plurality of pins remote from the center support structure. Each pin of the plurality of pins may include a dimple. The dimple of each pin may be disposed adjacent the bar. In some embodiments, the leadframe may be for a quad-flat no-leads IC package. In some embodiments, the leadframe may be for a dual-flat no-leads IC package. The leadframe may include a multitude of center support structures arrayed in a matrix for manufacturing multiple IC devices. In some embodiments, each dimple may extend from a first side of the bar to a second side of the bar. Each dimple may be etched into the respective pins in a square shape. Each dimple may be etched into the respective pins in a square shape with sides having a length of approximately 0.14 mm. Each dimple may be etched to a depth of approximately half the full height of the respective pin.
According to an embodiment of the present disclosure, a method for manufacturing an integrated circuit (IC) device in a flat no-leads package may include mounting an IC chip onto a center support structure of a leadframe, bonding the IC chip to at least some pins of the leadframe, encapsulating the leadframe and bonded IC chip creating an IC package, and cutting the IC package free from the bar by sawing through the encapsulated lead frame at a set of cutting lines intersecting the dimples of the plurality of pins. The leadframe may include a center support structure, a plurality of pins extending from the center support structure, and a bar connecting the plurality of pins remote from the center support structure. Each pin of the plurality of pins may include a dimple. Sawing along the set of cutting lines may expose an end face of each of the plurality of pins and leave a portion of the dimples that extends from the bottom surface of the IC package to a side surface with the exposed end faces of the pins. In some embodiments, the method may include performing an isolation cut to isolate individual pins of the IC package without separating the IC package from the lead frame and performing a circuit test of the isolated individual pins after the isolation cut. Some embodiments may include bonding the IC chip to at least some of the plurality of pins using wire bonding. Some embodiments may include plating the exposed portion of the plurality of pins, including the dimples, on a bottom surface of the IC package before cutting the IC package free from the bar.
According to another embodiment of the present disclosure, a method for installing an integrated circuit (IC) device in a flat no-leads package onto a printed circuit board (PCB) may include mounting an IC chip onto a center support structure of a leadframe, bonding the IC chip to at least some of the plurality of pins, encapsulating the leadframe and bonded IC chip creating an IC package, cutting the IC package free from the bar by sawing through the encapsulated lead frame at a set of cutting lines intersecting the dimples of the plurality of pins, and attaching the flat no-leads IC package to the PCB using a reflow soldering method to join the plurality of pins of the IC package to respective contact points on the PCB. Sawing along the set of cutting lines may expose an end face of each of the plurality of pins and leave a portion of the dimples that extends from the bottom surface of the IC package to a side surface with the exposed end faces of the pins. The leadframe may include a center support structure, a plurality of pins extending from the center support structure, and a bar connecting the plurality of pins remote from the center support structure. Each pin of the plurality of pins may include a dimple. Some embodiments of the method may include performing an isolation cut to isolate individual pins of the IC package without separating the IC package from the bar and performing a circuit test of the isolated individual pins after the isolation cut. Some embodiments of the method may include bonding the IC chip to at least some of the plurality of pins using wire bonding. Some embodiments of the method may provide provides fillet heights of approximately 60% of the exposed surface of the pins. Some embodiments of the method may include plating the exposed portion of the plurality of pins on a bottom surface of the IC package, including the dimples, before cutting the IC package free from the bar.
According to some embodiments of the present disclosure, an integrated circuit (IC) device in a flat no-leads package may include an IC chip mounted onto a center support structure of a leadframe and encapsulated with the leadframe to form an IC package having a bottom face and four sides, a set of pins with faces exposed along a lower edge of the four sides of the IC package, and a dimple in each of the set of pins disposed along a perimeter of the bottom face of the IC package and extending into the exposed faces of the set of pins. At least a bottom facing exposed portion of each of the plurality of pins including the dimple may be plated. In some embodiments, the plurality of pins may be attached to a printed circuit board with fillet heights of approximately 60%.
As shown in
As shown in
Step 102 may include backgrinding a semiconductor wafer on which an IC device has been produced. Typical semiconductor or IC manufacturing may use wafers approximately 750 μm thick. This thickness may provide stability against warping during high-temperature processing. In contrast, once the IC device is complete, a thickness of approximately 50 μm to 75 μm may be preferred. Backgrinding (also called backlap or wafer thinning) may remove material from the side of the wafer opposite the IC device.
Step 104 may include sawing and/or cutting the wafer to separate an IC chip from other components formed on the same wafer.
Step 106 may include mounting the IC chip (or die) on a center support structure of a leadframe. The IC die may be attached by the center support structure by gluing or any other appropriate method.
At Step 108, the IC die may be connected to the individual pins extending from the center support structure of the leadframe. In some embodiments, pads and/or contact points on the die or IC device may be connected to respective pins by bonding (e.g., wire bonding, ball bonding, wedge bonding, compliant bonding, thermosonic bonding, or any other appropriate bonding technique).
At Step 110, the IC device and leadframe may be encapsulated to form an assembly. In some embodiments, this includes molding into a plastic case. If a plastic molding is used, a post-molding cure step may follow to harden and/or set the housing.
Step 112 may include a chemical de-flashing and a plating process to cover the exposed bottom areas of the connection pins. As discussed above, the step of plating may not be incorporated in all embodiments of the present disclosure. In embodiments including plating, dimples in the pins may also be plated.
Step 114 may include performing an isolation cut. The isolation cut may include sawing through the pins of each package to electrically isolate the pins from one another.
Step 116 may include a test and marking of the IC device once the isolation cut has been completed. Method 100 may be changed by altering the order of the various steps, adding steps, and/or eliminating steps. For example, flat no-leads IC packages may be produced according to teachings of the present disclosure without performing an isolation cut and/or testing of the IC device. Persons having ordinary skill in the art will be able to develop alternative methods using these teachings without departing from the scope or intent of this disclosure.
Step 118 may include a singulation cut to separate the IC device from the bar, the leadframe, and/or other nearby IC devices in embodiments where leadframe 42 is part of a matrix 40 of leadframes 42a, 42b, etc. The singulation cut may be made through the dimples 50 of the pins 46 of the leadframe 42.
Step 120 may include attaching the separated IC device 60, in its package, to a PCB 64 or other mounting device. In some embodiments, the IC device may be attached to a PCB using a reflow soldering process.
In contrast, a conventional manufacturing process for a flat no-leads integrated circuit package may leave pin connections without sufficient wettable surface for a reflow solder process. Even if the exposed pins are plated before separating the package from the leadframe or matrix, the final sawing step used in a typical process leaves only bare copper on the exposed faces of the pins.
This application claims priority to commonly owned U.S. Provisional Patent Application No. 62/082,357, filed Nov. 20, 2014, which is hereby incorporated by reference herein for all purposes.
Number | Date | Country | |
---|---|---|---|
62082357 | Nov 2014 | US |