Not applicable.
Semiconductor die packages using conductive clip structures are known. For example, a semiconductor die package using a rigid clip structure is described in U.S. Pat. No. 6,465,276. The clip structure described in U.S. Pat. No. 6,465,276 connects a source region and a gate region at one surface of a semiconductor die to corresponding leads. In this patent, source and gate contacts of the clip are initially connected by a tie bar. Separation of the gate and source connection of the clip is performed by laser cutting of the connecting tie bar, after clip is bonded to the die. Also, the clip structure is only applicable to a single die configuration.
Since the clip structure is rigid, the horizontal alignment of any two structures to be connected by the clip structure needs to be relatively precise. If two structures are not horizontally aligned, the clip structure may not contact one of the structures and rework may be needed. Also, the additional laser cutting step can increase processing time during the package assembly process.
Embodiments of the invention address these, and other problems, individually and collectively.
Embodiments of the invention include semiconductor die packages and method for making the same.
One embodiment of the invention is directed to a semiconductor die package comprising a semiconductor die having a first surface comprising a die contact region, and a second surface. It also has a leadframe structure having a die attach pad and a lead structure, where the semiconductor die is attached to the die attach pad. It further includes a flex clip connector comprising a flexible insulator, a first electrical contact region, and a second electrical contact region, where the first electrical contact region of the flex clip connector is coupled to the die contact region and wherein the second electrical contact region of the flex clip connector is coupled to the lead structure. The first and second electrical contact regions can form part of a conductive trace or can be connected to a conductive trace.
Another embodiment of the invention is directed to a method for forming a semiconductor die package. The method includes attaching a semiconductor die having a first surface comprising a die contact region, and a second surface, to a leadframe structure comprising a die attach pad and a lead structure. The semiconductor die is attached to the die attach pad. The method also includes attaching a flex clip connector to the semiconductor die and the leadframe structure, where the flex clip connector comprises a flexible insulator, a first electrical contact region, and a second electrical contact region. The first electrical contact region of the flex clip connector is coupled to the die contact region and the second electrical contact region of the flex clip connector is coupled to the lead structure.
These and other embodiments of the invention are described in further detail below.
a) and 2(b) show cross-sectional side views of the semiconductor die package shown in
c) and 2(d) show detailed regions C and D in
e) shows a top plan view of the package shown in
a)-3(f) show side views of various semiconductor die package configurations including flex clip connectors.
a)-4(l) show plan views of various flex clip connectors.
a) shows a side view of another semiconductor die package according to an embodiment of the invention.
b) shows a top view of the package illustrated in
c) shows another side view of the package illustrated in
d) is a top perspective view of the package illustrated in
e) is a bottom perspective view of the package illustrated in
a)-6(e) illustrate precursors that are formed in the formation of a semiconductor die package according to an embodiment of the invention.
Embodiments of the invention are directed to packages and methods incorporating a flex clip connector. The flex clip connector may have conductive traces of any suitable thickness, and a flexible supporting insulator that supports the conductive traces. Ends of the conductive traces may incorporate contact regions that will contact regions of one or more semiconductor dies as well as regions of a leadframe structure. The insulator may be comprised of one or more dielectric layers. In some embodiments, the insulator comprises a plastic material such as polyimide or polyamide. The flex clip connectors can be used in semiconductor die packages that have one, two, or any suitable number of semiconductor dies. Since the flex clip connectors according to embodiments of the invention can be already formed prior to assembling the other components of a semiconductor die package, fewer steps are needed in a final semiconductor die package assembly process.
The flex clip connectors according to embodiments of the invention can replace or can be used in conjunction with conventional rigid copper clips for bonding applications, for example, in low RDSon power packages. An exemplary flex clip connector can be attached to a die bonded leadframe or substrate as one piece, even if the semiconductor die package to be formed has multiple semiconductor dice. The flex clip connector can be attached to a semiconductor die bonded leadframe structure in a block or group of flex clip connectors, so that throughput is higher as compared to singulated copper clip attach methods. The flex clip connectors according to embodiments of the invention are also lightweight, and intricate copper trace designs can be used to accommodate various package designs. Embodiments of the invention also provide a maximized electrical connection of a DMOS (diffused metal oxide semiconductor) die source pad to a leadframe structure for reduced device on-resistance through conductive trace (e.g., copper trace) conduction. The flex clip connectors can also be designed for top-set or down-set package configurations where the top surface of a semiconductor die does not form a perfectly flat plane with a bonding surface of a corresponding lead structure bonding post.
The semiconductor dies used in the semiconductor die packages according to preferred embodiments of the invention include vertical power transistors. Exemplary vertical power transistors are described, for example, in U.S. Pat. Nos. 6,274,905, and 6,351,018, both of which are assigned to the same assignee as the present application, and both which are herein incorporated by reference in their entirety for all purposes. Vertical power transistors include VDMOS (vertical diffused metal oxide semiconductor) transistors. A VDMOS transistor is a MOSFET that has two or more semiconductor regions formed by diffusion. It has a source region, a drain region, and a gate. The device is vertical in that the source region and the drain region are at opposite surfaces of the semiconductor die. The gate may be a trenched gate structure or a planar gate structure, and is formed at the same surface as the source region. Trenched gate structures are preferred, since trenched gate structures are narrower and occupy less space than planar gate structures. During operation, the current flow from the source region to the drain region in a VDMOS device is substantially perpendicular to the die surfaces. An example of a vertical MOSFET is shown in
Referring again to
As used herein, the term “leadframe structure” can refer to a structure that is derived from a lead frame. A typical leadframe structure includes a source lead structure, a gate lead structure, and an optional dummy lead structure. A leadframe structure may include continuous or discontinuous sections of metal. Suitable leadframe structures may be obtained using any suitable process including etching, stamping etc. They may also include a base metal such as copper or aluminum, and may or may not be plated with another material (such as Ni/Pd).
The semiconductor die package in
The lead post gate contact region 1-5 in the flex clip connector 1 is coupled to the gate lead structure 7 via a conductive adhesive 2-5. A die gate contact region 1-3 in the flex clip connector 1 is coupled to a gate conductive adhesive 2-3 on a gate die contact region in the die 3. Gate current can flow from the gate lead structure 7 to the gate conductive adhesive 2-3 on the gate region in the semiconductor die 3 via a conductive path that is formed between the lead post gate contact region 1-5 and the gate die contact region 1-3. The conductive path may comprise a metallic layer that is sandwiched between dielectric layers in the insulator 1-6. The lead post gate contact region 1-5 and the gate die contact region 1-3, are electrically isolated from the source contact regions 1-1, 1-2, and 1-4.
A molding material 8 is formed around at least a portion of the leadframe structure 80, and the semiconductor die 3. The molding material 8 may cover the flex clip connector. The molding material 8 protects internal components of the semiconductor die package and may comprise any suitable material including an epoxy material.
a) and 2(c) illustrate side views of the semiconductor die package shown in
b) and 2(d) illustrate side views of the of the semiconductor die package shown in
a)-3(f) show side views of various package embodiments that can use a flex clip connector.
a)-4(l) show plan views of various flex clip connectors. In
a) shows a side view of a package according to an embodiment of the invention.
Also as shown in
a)-6(e) illustrate precursors that are formed in the formation of a semiconductor die package according to an embodiment of the invention. A method for forming a package can be described with reference to
The method includes attaching a semiconductor die 3 having a first surface comprising a die contact region, and a second surface to a leadframe structure 80 comprising a die attach pad and a lead structure.
Before or after the semiconductor die 3 is attached to the leadframe structure 80, the flex clip connector 1 is obtained. The flex clip connector 1 may be obtained (e.g., formed) using any suitable method. In one embodiment, a flexible sheet of dielectric material may be coated with a metal layer using deposition processes known in the art. Suitable metal deposition processes include electroplating, sputtering, blade coating, curtain coating et al. The conductive layer in the flex clip connector 1 may be formed using any suitable material including copper, aluminum, conductive pastes with conductive particles, etc.
After coating a first dielectric layer with a metallic material, an optional second dielectric layer may be patterned on the deposited metal (or conductive) layer. Dielectric patterning methods are well known in the art. Patterning can define exposed metal regions which may form the previously described contact regions.
The first and second dielectric layers may be formed using any suitable dielectric material. Suitable dielectric materials include polyimide, polyamide, etc.
After the flex clip connector 1 is obtained, the flex clip connector 1 is attached to the semiconductor die and the leadframe structure 80. As noted above, the flex clip connector 1 comprises a flexible insulator, a first electrical contact region, and a second electrical contact region. The first electrical contact region of the flex clip connector 1 is coupled to the die contact region and wherein the second electrical contact region of the flex clip connector 1 is coupled to the lead structure.
Conductive adhesives may be coated on the die 3, the leadframe structure 80, and/or the contact regions of the flex clip connector 1. After coating one of more of these components with conductive adhesives, they components can be aligned and bonded together as described above.
After bonding the flex clip connector 1 to the die 3 and the leadframe structure 80, a molding material 8 is formed around at least a portion of the flex clip connector 1, the semiconductor die 3, and a part of the leadframe structure 80. A molding tool with molding dies can be used to mold the molding material 8. Suitable molding process conditions are known to those of ordinary skill in the art.
After molding, a sawing/singulation process can be performed (
As used herein “top” and “bottom” surfaces are used in the context of relativity with respect to a circuit board upon which the semiconductor die packages according to embodiments of the invention are mounted. Such positional terms may or may not refer to absolute positions of such packages.
The semiconductor die packages described above can be used in electrical assemblies including circuit boards with the packages mounted thereon. They may also be used in systems such as phones, computers, etc.
Any recitation of “a”, “an”, and “the” is intended to mean one or more unless specifically indicated to the contrary.
The terms and expressions which have been employed herein are used as terms of description and not of limitation, and there is no intention in the use of such terms and expressions of excluding equivalents of the features shown and described, it being recognized that various modifications are possible within the scope of the invention claimed.
Moreover, one or more features of one or more embodiments of the invention may be combined with one or more features of other embodiments of the invention without departing from the scope of the invention.
Number | Name | Date | Kind |
---|---|---|---|
3956821 | Martin | May 1976 | A |
4058899 | Phy | Nov 1977 | A |
4191943 | Cairns et al. | Mar 1980 | A |
4680613 | Daniels et al. | Jul 1987 | A |
4720396 | Wood | Jan 1988 | A |
4731701 | Kuo et al. | Mar 1988 | A |
4751199 | Phy | Jun 1988 | A |
4772935 | Lawler et al. | Sep 1988 | A |
4791493 | Ogura et al. | Dec 1988 | A |
4796080 | Phy | Jan 1989 | A |
4839717 | Phy et al. | Jun 1989 | A |
4890153 | Wu | Dec 1989 | A |
5327325 | Nicewarner, Jr. | Jul 1994 | A |
5646446 | Nicewarner, Jr. et al. | Jul 1997 | A |
5776797 | Nicewarner, Jr. et al. | Jul 1998 | A |
6133634 | Joshi | Oct 2000 | A |
6329706 | Nam | Dec 2001 | B1 |
6424035 | Sapp et al. | Jul 2002 | B1 |
6432750 | Jeon et al. | Aug 2002 | B2 |
6449174 | Elbanhawy | Sep 2002 | B1 |
6465276 | Kuo | Oct 2002 | B2 |
6489678 | Joshi | Dec 2002 | B1 |
6556750 | Constantino et al. | Apr 2003 | B2 |
6566750 | Sofue et al. | May 2003 | B1 |
6574107 | Jeon et al. | Jun 2003 | B2 |
6621152 | Choi et al. | Sep 2003 | B2 |
6627991 | Joshi | Sep 2003 | B1 |
6630726 | Crowley et al. | Oct 2003 | B1 |
6645791 | Noquil et al. | Nov 2003 | B2 |
6674157 | Lang | Jan 2004 | B2 |
6683375 | Joshi et al. | Jan 2004 | B2 |
6696321 | Joshi | Feb 2004 | B2 |
6720642 | Joshi et al. | Apr 2004 | B1 |
6731003 | Joshi et al. | May 2004 | B2 |
6740541 | Rajeev | May 2004 | B2 |
6756689 | Nam et al. | Jun 2004 | B2 |
6774465 | Lee et al. | Aug 2004 | B2 |
6777800 | Madrid et al. | Aug 2004 | B2 |
6806580 | Joshi et al. | Oct 2004 | B2 |
6830959 | Estcio | Dec 2004 | B2 |
6836023 | Joshi et al. | Dec 2004 | B2 |
6867481 | Joshi et al. | Mar 2005 | B2 |
6867489 | Estacio | Mar 2005 | B1 |
6891256 | Joshi et al. | May 2005 | B2 |
6891257 | Chong et al. | May 2005 | B2 |
6893901 | Madrid | May 2005 | B2 |
6943434 | Tangpuz et al. | Sep 2005 | B2 |
6989588 | Quinones et al. | Jan 2006 | B2 |
6992384 | Joshi | Jan 2006 | B2 |
7022548 | Joshi et al. | Apr 2006 | B2 |
7023077 | Madrid | Apr 2006 | B2 |
7061077 | Joshi | Jun 2006 | B2 |
7061080 | Jeun et al. | Jun 2006 | B2 |
7081666 | Joshi et al. | Jul 2006 | B2 |
7122884 | Cabahug et al. | Oct 2006 | B2 |
7154168 | Joshi et al. | Dec 2006 | B2 |
7157799 | Noquil et al. | Jan 2007 | B2 |
7196313 | Quinones et al. | Mar 2007 | B2 |
7199461 | Son et al. | Apr 2007 | B2 |
7208819 | Jeun et al. | Apr 2007 | B2 |
7215011 | Joshi et al. | May 2007 | B2 |
7217594 | Manatad | May 2007 | B2 |
7242076 | Dolan | Jul 2007 | B2 |
7256479 | Noquil et al. | Aug 2007 | B2 |
7268414 | Choi et al. | Sep 2007 | B2 |
7271497 | Joshi et al. | Sep 2007 | B2 |
7285849 | Cruz et al. | Oct 2007 | B2 |
7315077 | Choi et al. | Jan 2008 | B2 |
7332806 | Joshi et al. | Feb 2008 | B2 |
20060214222 | Challa et al. | Sep 2006 | A1 |
20080048342 | Cheah et al. | Feb 2008 | A1 |
20080224300 | Otremba | Sep 2008 | A1 |
Number | Date | Country | |
---|---|---|---|
20090179313 A1 | Jul 2009 | US |