Flipped die stack

Information

  • Patent Grant
  • 9825002
  • Patent Number
    9,825,002
  • Date Filed
    Wednesday, July 13, 2016
    7 years ago
  • Date Issued
    Tuesday, November 21, 2017
    6 years ago
Abstract
A microelectronic assembly includes a stack of semiconductor chips each having a front surface defining a respective plane of a plurality of planes. A chip terminal may extend from a contact at a front surface of each chip in a direction towards the edge surface of the respective chip. The chip stack is mounted to substrate at an angle such that edge surfaces of the chips face a major surface of the substrate that defines a second plane that is transverse to, i.e., not parallel to the plurality of parallel planes. An electrically conductive material electrically connects the chip terminals with corresponding substrate contacts.
Description
BACKGROUND OF THE INVENTION

Field of the Invention


The subject matter of this application relates to microelectronic packages and assemblies in which a plurality of semiconductor chips are stacked one above the other and electrically interconnected with a substrate such as a package element or other circuit panel.


Description of the Related Art


Semiconductor die or chips are flat bodies with contacts disposed on the front surface that are connected to the internal electrical circuitry of the chip itself. Semiconductor chips are typically packaged with substrates to form microelectronic packages having terminals that are electrically connected to the chip contacts. The package may then be connected to test equipment to determine whether the packaged device conforms to a desired performance standard. Once tested, the package may be connected to a larger circuit, e.g., a circuit in an electronic product such as a computer or a cell phone.


Microelectronic packages can include wafer level packages, which provide a package for a semiconductor component that is fabricated while the chips are still in a wafer form. The wafer is subjected to a number of additional process steps to form the package structure and the wafer is then diced to free the individual die or chips. Wafer level processing may provide a cost savings advantage. Furthermore, fan-out wafer-level packages can be fabricated by encapsulating edges of an array of semiconductor chips within a reconstituted wafer, and then performing additional processing to form fan-out traces and contacts.


In order to save space certain conventional designs have stacked multiple microelectronic elements or semiconductor chips within a package. This allows the package to occupy a surface area on a substrate that is less than the total surface area of the chips in the stack. However, conventional stacked packages have disadvantages of complexity, cost, thickness and testability.


In spite of the above advances, there remains a need for improved stacked packages and especially stacked chip packages which incorporate multiple chips for certain types of memory, e.g., flash memory. There is a need for such packages which are reliable, thin, testable and that are economical to manufacture.





BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWING


FIG. 1 is a sectional view depicting a microelectronic assembly in accordance with an embodiment of the invention.



FIG. 2 is a sectional view depicting a microelectronic assembly in accordance with one embodiment of the invention.



FIG. 3 is a sectional view depicting a microelectronic assembly in accordance with one embodiment of the invention.



FIG. 4 is a sectional view depicting a microelectronic assembly in accordance with one embodiment of the invention.



FIG. 5 is sectional view depicting a microelectronic assembly in accordance with an embodiment of the invention further including an additional thermally conductive element.



FIG. 6 is sectional view depicting a microelectronic assembly in accordance with an embodiment of the invention further including an air gap.



FIG. 7 is a sectional view depicting a microelectronic assembly in accordance with one embodiment of the invention.



FIG. 8 is a sectional view depicting a microelectronic assembly in accordance with one embodiment of the invention in which chips are staggered.



FIG. 9 is a sectional view depicting a microelectronic assembly in accordance with one embodiment of the invention in which the edge surfaces of chips are oriented at a non-orthogonal angle relative to a major surface of a substrate.



FIG. 9A is a sectional view depicting a microelectronic assembly in accordance with an embodiment of the invention in which the edge surfaces of chips are oriented at a non-orthogonal angle relative to a major surface of a substrate.



FIG. 10 is a sectional view depicting a microelectronic assembly in accordance with one embodiment of the invention in which spacers are disposed between end surfaces of chips and a substrate.



FIGS. 11, 12, 13A, 14, 15 and 16 are each a sectional view depicting a stage in a method of fabricating a microelectronic assembly in accordance with one embodiment of the invention.



FIG. 13B is a plan view looking towards a front surface of a reconstituted wafer at a stage of fabricating a microelectronic assembly in accordance with one embodiment of the invention.



FIG. 17 is a fragmentary partial sectional view illustrating a chip terminal and adjacent structure in a chip stack of a microelectronic assembly in accordance with one embodiment of the invention.



FIG. 18 is a plan view looking towards a front surface of a reconstituted wafer at a stage of fabricating a microelectronic assembly in accordance with one embodiment of the invention.





DETAILED DESCRIPTION OF THE INVENTION

A microelectronic assembly may include a stack of semiconductor chips each having a front surface defining a respective plane of a plurality of planes. A chip terminal may extend from a contact at a front surface of each chip in a direction towards the edge surface of the respective chip. The chip stack is electrically coupled with a substrate contact at a major surface of a substrate or support element at an angle such that edge surfaces of the chips face a major surface of the substrate that defines a second plane that is transverse to, i.e., not parallel to the plurality of parallel planes. An electrically conductive material electrically connects the chip terminals with corresponding substrate contacts.


A method of fabricating a microelectronic assembly may include forming a chip stack including a plurality of semiconductor chips such that front surfaces of the chips define respective parallel planes. Each chip may have a plurality of contacts at its front surface and an edge surface extending away from the front surface of such chip. The chip stack may include a dielectric region extending between the front surface of a first chip and a front surface or a rear surface of a second chip adjacent to the first chip in the chip stack, the chip stack including a plurality of chip terminals each extending from a contact on one of the chips and having an end at a surface of the dielectric region. Then, electrical connections can be formed between the chip terminals and a plurality of corresponding substrate contacts at a major surface of a substrate. The major surface may define a second plane transverse to the plurality of parallel planes.


As used in this disclosure with reference to a dielectric region or a dielectric structure of a component, e.g., circuit structure, interposer, microelectronic element, capacitor, voltage regulator, circuit panel, substrate, etc., a statement that an electrically conductive element is “at” a surface of the dielectric region or component indicates that, when the surface is not covered or assembled with any other element, the electrically conductive element is available for contact with a theoretical point moving in a direction perpendicular to that surface of the dielectric region from outside the dielectric region or component. Thus, a terminal or other conductive element which is at a surface of a dielectric region may project from such surface; may be flush with such surface; or may be recessed relative to such surface in a hole or depression in the dielectric region.



FIG. 1 illustrates a microelectronic assembly in accordance with an embodiment of the invention. As seen in FIG. 1, microelectronic assembly 100 includes a chip stack 110 which includes a plurality of stacked semiconductor chips 112. In one example, each of the semiconductor chips may include one or more memory storage arrays, which may include a particular memory type such as nonvolatile memory. Nonvolatile memory can be implemented in a variety of technologies some of which include memory cells that incorporate floating gates, such as, for example, flash memory, and others which include memory cells which operate based on magnetic polarities. Flash memory chips are currently in widespread use as solid state storage as an alternative to magnetic fixed disk drives for computing and mobile devices. Flash memory chips are also commonly used in portable and readily interchangeable memory drives and cards, such as Universal Serial Bus (USB) memory drives, and memory cards such as Secure Digital or SD cards, microSD cards (trademarks or registered trademarks of SD-3C) and the like. Flash memory chips typically have NAND or NOR type devices therein; NAND type devices are common. Other examples of semiconductor chips 112 may also include one or more DRAM, NOR, microprocessor, controller die, etc. Each semiconductor chip may be implemented in one of various semiconductor materials such as silicon, germanium, gallium arsenide or other Groups III-V or Groups II-VI semiconductor compound, etc.


Each semiconductor chip has a front surface 114 defining a respective plane 116-x of a plurality of planes 116-1, 116-2, etc. Each semiconductor chip has a plurality of contacts 118 at its front surface and an edge surface 120 which extends away from the front surface of such chip. Each chip also has a rear surface 122 opposite from its front surface 114.


Although the front surfaces of each of the chips in the chip stack are shown all oriented in the same direction in FIG. 1, the front surfaces of one or more of the chips in the stack can be oriented in the opposite direction such that the front surfaces of at least two of the chips which are adjacent one another would either face each other or would face in opposite directions away from one another.


In the example seen in FIG. 1, the chip stack 110 includes a dielectric region 115 that extends between the front surface 114-1 of a first chip 112-1 and a front surface or a rear surface 122-2 of a second chip 112-2 that is adjacent to the first chip in the chip stack. Such dielectric regions are disposed between adjacent surfaces of other chips in the chip stack depicted in FIG. 1. The dielectric region may include one or more adhesive layers or other dielectric material. Typically, the dielectric region includes at least adhesive layers coupled to each of the opposed front or rear surfaces of adjacent chips in the chip stack. In one embodiment, the dielectric region includes one or more layers of polyimide or other polymeric material.


The chip stack also includes a plurality of electrically conductive chip terminals 124 each coupled with a contact 118 on one of the chips and which extends in a direction generally parallel to the front surface 114 towards an edge surface 120 of the respective chip.


As depicted in FIG. 1, each of the chip terminals may extend from a contact 118 that is disposed adjacent an edge surface 120 which faces a major surface 134 of a substrate 130. The substrate 130 can be formed of various materials, which may or may not include a polymeric component, and may or may not include an inorganic component, or alternatively may be wholly or essentially polymeric or may be wholly or essentially inorganic. In various non-limiting examples, the substrate can be formed of a composite material such as glass-reinforced epoxy, e.g., FR-4, a semiconductor material, e.g., Si or GaAs, or glass or ceramic material. The chip terminals may be elongated in a direction extending towards the edge surface 120. In some cases, all the chip terminals can extend from contacts 118 to locations adjacent to, or beyond only the edge surfaces 120 which face the major surface 134 of the substrate.


In one example, the chip terminals 124 are defined by deposited electrically conductive traces or pads of a redistribution layer coupled to the contacts 118. Alternatively, each chip terminal may be defined by a trace extending from an individual contact and terminating in a pad at an end remote from the contact. In another example, as seen in FIG. 1, chip terminals 124 can be defined by an extruded wire element such as a wire bond, which in some cases may further include an electrically conductive material deposited thereon, as further described below. Additionally or alternatively, other electrically conductive structures or materials such as conductive leads or ribbons, conductive masses, conductive pillars, stud bumps or other suitable electrically conductive material may be used to couple contacts 118 to substrate contacts 132. The electrically conductive material may be deposited by plating or depositing a metal or other conductive material, or alternatively by depositing an electrically conductive ink or an electrically conductive polymer material, onto an exposed surface of the respective contact 118 and optionally onto surfaces of dielectric material between adjacent chips. In another example, chip terminals 124 can be lead portions of a leadframe which may be electrically connected to contacts 118 by electrically conductive bumps such as masses of solder, tin, indium or eutectic material, or drops or droplets of electrically conductive polymer material or electrically conductive ink, the lead portions severed from the leadframe before forming connections with the substrate. Such lead portions may alternatively be coupled to contacts 118 of a chip through electrically conductive traces or pads of a redistribution layer coupled with the contacts 118.


The assembly further includes a substrate 130 having a plurality of substrate contacts 132 at a major surface 134 thereof. Substrate 130 may be organic substrate or semiconducting materials like Si, GaAs, etc. As seen in FIG. 1, the parallel planes 116-x defined by the front surfaces of the chips 114 are oriented transverse to, i.e., in a direction non-parallel to, a plane 136 defined by the major surface 134 of the substrate.


The chips in the chip stack are electrically coupled with the substrate contacts 132 via an electrically conductive material 138 coupling the chip terminals 124 with corresponding substrate contacts 132. Here, the conductive material 138 can be in form of electrically conductive bumps such as masses of solder, tin, indium or eutectic material, or drops or droplets of electrically conductive polymer material or electrically conductive ink on surfaces of the substrate contacts and the chip terminals 124.


In the example shown in FIG. 1, an encapsulant region 140, which may be or may include a molded dielectric region can overlie an edge surface 120 of at least some of the chips. In one example, such encapsulant region may be comprised of a polymeric dielectric material, or alternatively a polymeric dielectric material with a filler therein which may have a lower coefficient of thermal expansion than the polymeric material. In some examples, the filler may include particles, flakes or a mesh or scaffold of an inorganic material such as a glass, quartz, ceramic or semiconductor material, among others.


As illustrated in FIG. 1, the parallel planes 116-x may be oriented in a direction orthogonal to the plane 136 of the substrate major surface. FIG. 1 shows an example in which the major surface of the substrate faces the edge surfaces 120 of each chip. The microelectronic assembly may further include a reinforcing material such as an underfill 142 surrounding individual connections between the chip terminals 124 and the substrate contacts 132.


In a variation of the embodiment described above with respect to FIG. 1, each chip 112 can be disposed in an orthogonal orientation above the substrate major surface 134 but without a dielectric material providing attachment between adjacent chips. In such case, the chips can be maintained in position at their mountings to the substrate 130, or in some cases by other structure such as a frame coupled to the chips at one or more edge surfaces 220 which face away from the substrate.


Referring to FIG. 2, in a variation of the embodiment seen in FIG. 1, the edge surfaces 120 of the chips 112 are free from a dielectric region molded onto the edge surfaces. FIG. 2 depicts an example in which edge surfaces 120 of the chips, free of such molded dielectric region, are abutted or otherwise positioned so as to face the major surface 134 of the substrate.


In one embodiment, such as seen in FIG. 3, the substrate 130 may overlie or be mounted to a further component such as a circuit panel 150, to which it may be electrically coupled. In some cases, the substrate may function as a coefficient of thermal expansion (“CTE”) buffer between relatively low CTE chips in the chip stack and a circuit panel which has a higher CTE. Thus, referring to FIG. 3, in one embodiment, the substrate 130 can be mounted to a circuit panel 150 having greater than 40% polymeric material content and having a coefficient of thermal expansion (“CTE”) of greater than 10 parts per million per degree Celsius (“ppm/° C.”). In such case, the substrate can overlie the major surface 154 of the circuit panel and be electrically interconnected therewith, such as through wire bonds 146. In some cases, the substrate 130 may be a passive substrate or active chip, e.g., controller chip for multiple NAND die. In other cases, the substrate 130 may be a wafer level package which includes a semiconductor chip having active devices thereon, or the substrate may be a fan out wafer level package which includes a semiconductor chip having active devices thereon.


Referring to FIG. 4, in some cases the microelectronic assembly can include at least one dummy chip 212 or spacer element which overlies a front surface or a rear surface of a chip 112 of the plurality of chips but which may not be electrically coupled to contacts at the substrate major surface. In one example, a spacer or dummy chip 212 is not electrically coupled with other chips in the chip stack or with the substrate. In a particular example, one or more such dummy chips can be interposed between chips among the plurality of chips. In one embodiment, one or more dummy chips or spacers can be provided above the topmost or the bottommost chips 112-1, 112 in the stack, and may sandwich the other chips between them. In another embodiment, spacer 212 may act as a heat spreading material, e.g. copper.


Referring to FIG. 5, in one embodiment, the microelectronic assembly includes one or more such chip stacks which are disposed at least generally parallel to one another above the major surface 134 of the substrate 130. A heat spreader 160 having one or more thermally conductive portions 162-1, 162—may be disposed between the adjacent front or rear surfaces of chips of at least two chips or chip stacks on the substrate. In the example of FIG. 5, a microelectronic assembly is shown having first, second and third chip stacks 210-1, 210-2 and 210-3. A first thermally conductive portion 162-1 is disposed between the front surface 214-1 of a chip of the first chip stack 210-1 and an adjacent rear surface 222-1 of a chip of the second chip stack 210-2, with the front surface 214-1 and rear surface 222-1 being parallel to one another. The dielectric region 115 may extend from the front surface 214-1 to the thermally conductive portion 162-1 and may include an adhesive which bonds the front surface 214-1 thereto. As seen in FIG. 5, the dielectric region 115 may also provide electrical insulation between a chip terminal 124-1 and the adjacent thermally conductive portion 162-1. A second thermally conductive portion 162-2 is disposed between the front surface 214-2 of a chip of the second chip stack 210-2 and an adjacent rear surface 222-2 of a chip of the third chip stack 210-2, with the front surface 214-2 and rear surface 222-2 being parallel to one another. Of course, the thermally conductive portions, e.g., 162-1, 162-2, may be provided with different configurations, e.g., between chips which are oriented with their back surfaces facing one another, and/or in some cases, can be provided with various air gap configurations between the thermally conductive portion or member and the chips, etc.


With continued reference to FIG. 5, the microelectronic assembly may include a thermally conductive member 164 which overlies edge surfaces 220 of chips of one or more chip stacks, which edge surfaces 220 are opposite from the edge surfaces 120 adjacent to the substrate. In one embodiment, thermally conductive portions, e.g., 162-1, 162-2, which are disposed between adjacent chip stacks 210-1, 210-2, and 210-3, can be thermally connected with or integral with the thermally conductive member 164.


As seen in FIG. 6, in a variation of that shown in FIG. 5, the assembly may include air gaps between adjacent chips or adjacent chip stacks. For example, as seen in FIG. 6, a first air gap 170-1 is disposed between the front surface 214-1 of a chip of the first chip stack 210-1 and an adjacent rear surface 222-1 of a chip of the second chip stack 210-2, with the front surface 214-1 and rear surface 222-1 being parallel to one another. A second air gap 170-2 is disposed in like manner between the second and third chip stacks 210-2, 210-3. In particular embodiments, the air gaps may provide space for ventilation or may improve electromagnetic isolation or other aspects of operation.


In one embodiment, as seen in FIG. 7, portions 322 of the rear surfaces 122 of chips which are aligned with and adjacent to at least some of the chip terminals 124 can be recessed relative to other portions of the rear surfaces. In this way, improved clearance can be provided above the chip terminals 124 to accommodate chip terminals 124 which are larger or extend higher above the front surface 114 of the chip to which they are connected. Moreover, the structure in FIG. 7 can help reduce the thickness of the stack in the direction orthogonal to the front surfaces 114 of the chips.


In one embodiment, as seen in FIG. 8, the edge surfaces 120-1, 120-2, 120-3, etc., of adjacent chips in a chip stack can be staggered relative to one another. In such case, the chip terminals 124 can be lengthened in a direction from the contacts 118 toward the substrate 130 to permit connection with the substrate contacts 132. In another embodiment, the chip terminals 124 can be all of the same or similar length and the adjacent chips can be staggered in a direction parallel to the major surface of the substrate 130 such that second edge surfaces of first and second chips which have major dimensions extending in a same direction away from the substrate, i.e., such as in the orthogonal direction away from the substrate, are staggered relative to one another. In such case, the first and second edge surfaces are aligned with first and second different positions on the substrate major surface which are displaced from one another in a direction that is parallel to the parallel planes.



FIG. 9 illustrates a further variation, in which the chip stack is arranged at a non-orthogonal tilt angle relative to the substrate major surface 134. Stated another way, a plane 136 defined by the major surface of the substrate is oriented in a non-orthogonal direction relative to the parallel planes 116-x of the front surfaces of the chips. FIG. 9 depicts an embodiment in which the chip terminals 224 can be made smaller. In some cases, connections between the substrate contacts 132 and the chip terminals 224 can be made at locations overlying respective contacts 118 of the chips. Alternatively, as seen in FIG. 9A, the chip stack could be arranged with the front surfaces of the chips 112 facing up rather than down as in FIG. 9. In such case, the contacts can be electrically coupled with the substrate contacts in a manner similar to that shown in FIG. 1.


In one embodiment, shown in FIG. 10, the microelectronic assembly may include spacers 226 which are disposed between the edge surfaces 120 of at least some of the chips and the major surface 134 of the substrate. The spacers 226 may facilitate forming flip-chip style connections between the chip terminals and the substrate contacts which directly face the ends of the chip terminals. For example, the spacers 226 may provide a uniform spacing between the edge surfaces 120 of the chips in the chip stack and the substrate major surface 134 to facilitate connections between each chip and the corresponding substrate contact. In addition, the spacers 226 can help maintain spacing between the edge surfaces 120 and the major surface to accommodate an insulating encapsulant or underfill material 142.


Referring again to FIG. 1, a method will now be described for fabricating a microelectronic assembly such as described above. In one embodiment, the method is carried out by forming a chip stack 110 which includes a plurality of semiconductor chips 112 such that front surfaces 114 of the chips define respective parallel planes, wherein each chip has a plurality of contacts 118 at its front surface and an edge surface 120 extending away from the front surface of such chip. A plurality of chip terminals 124 can extend from contacts on each of the chips and having ends at an edge surface of a dielectric region disposed between surfaces of chips which are immediately adjacent to one another in the chip stack. Electrical connections are then formed between the chip terminals 124 and corresponding substrate contacts 132 at a major surface 134 of a substrate 130, wherein the major surface defines a second plane 136 which is transverse to the plurality of parallel planes. Typically, the electrical connections are formed using an electrically conductive material as described above which contacts the chip terminals and the corresponding substrate contacts.


Referring now to FIG. 11, stages in a method of fabricating a microelectronic assembly will now be described. As seen in FIG. 11, semiconductor chips can be placed together in an array and a molded region such as a dielectric encapsulant region can be formed extending between edge surfaces 120 of each chip and adjacent edge surfaces 121 of other chips to form a reconstituted wafer 200 or panel. In some cases, the chips 112-1, 112-2 may already be known to meet particular acceptance criteria, or may have been tested, and can be referred to as “known good dies” 112-1, 112-2, etc. The reconstituted wafer can thus include an M×N array of such chips arranged having at least one row and a plurality of columns, i.e., M being “one or more”, and N being “greater than one”. In some cases, M and N may each be greater than six.


Referring to FIG. 12, chip terminals 124-1, 124-2 can be formed which extend from the contacts 118 of the semiconductor chips. For example, wire bonds can be formed on contacts 118 such as by ball bonding, folded ball bonding or wedge-bonding or other technique in which an edge surface of the wire is embedded in a contact 118 to form the chip terminals. For example, an edge surface of the wire can be dragged along the surface of a contact which contact is in form of a pad to embed the wire therein.


Alternatively, lead frame technology may be used to form terminals 124 as described above. In another example, any of the interconnect terminal arrangements or other arrangements disclosed in U.S. Pat. No. 8,723,332 (e.g., FIGS. 1A through 3F), U.S. Pat. No. 8,704,379 or U.S. Pat. No. 8,629,543, and any of the various terminal structures and methods for providing terminals disclosed in U.S. Pat. No. 8,551,815 can be utilized for providing the chip terminals 124 in the various embodiments disclosed herein. The disclosures of said U.S. Patents are incorporated by reference herein.


Referring to FIG. 13A, subsequently and optionally, a further electrically conductive material 127 can be deposited on the wire bonds to enlarge or in some cases, to increase the rigidity of the chip terminals.


Alternatively, as seen in FIG. 13B, chip terminals 125 can be electrically conductive portions of a redistribution layer that is formed by depositing an electrically conductive material atop the front surface 114 of each chip 112. For example, the chip terminals can be formed by one or more of plating or depositing a lead or trace structure extending from the contacts 118 towards or beyond the edge surface 120 of each chip and onto a surface of encapsulant region 140.


Next, as seen in FIG. 14, a plurality of such reconstituted wafers 200 can be stacked one atop the other with a dielectric region 115 such as an adhesive between adjacent surfaces of the chips of each respective reconstituted wafer 200.


Referring to FIG. 15, a process is applied to cause a surface of the dielectric region 115 disposed between adjacent chip surfaces to be recessed, so as to expose surfaces of the chip terminals which extend in a lengthwise direction of the chip terminals. For example, as seen in FIG. 15, the stacked assembly of reconstituted wafers 200 can be partially severed using a saw or laser or etching along lines 180 which extend parallel to end surfaces 120 of the chips therein. At such time, chips in at least one of the reconstituted wafers can remain mechanically bound with one another by the encapsulant region 140 therein.


Thereafter, as seen in FIG. 16, a process may be applied to remove material of the dielectric region at ends of the chip terminals 124. In one example, the dielectric region 115 including the encapsulant region 140 can be recessed by a removal process which may involve a chemical and/or an abrasive component. The dielectric and encapsulant regions may be recessed non-selectively as seen in FIG. 16.


In a particular embodiment, referring to the fragmentary partial sectional view of FIG. 17, the chip terminals 124 may not extend as far as an edge surface 141 of the encapsulant regions 140 on the chips immediately adjacent to the chip terminal. In addition, as seen in FIG. 17, the dielectric region 15 and encapsulant region 140 can be recessed by a process which is selective to the material of the encapsulant region, such that the dielectric region 115 in the immediate vicinity of each chip terminal is recessed to a greater extent than the encapsulant region.


In one embodiment as seen in FIG. 18, a reconstituted wafer can be formed in which the chip terminals 225 are portions of an electrically conductive redistribution layer formed atop the front surface 214 of each chip. For example, as seen in FIG. 18, the redistribution layer can include the chip terminals 225 and electrically conductive traces 227 which extend from the contacts 218 of the semiconductor chip. In such case, the redistribution layer so formed defines the ends of the chip terminals. The redistribution layer can be formed after forming the encapsulant region 140 in a manner as described above.


In another example, the chip terminals can include wire bonds similar to those of FIG. 12, but which extend from redistribution contacts formed on the chip or on a surface of the encapsulant region 140.


Further variations and embodiments of wafer-level packages and fan-out wafer-level packages which can be utilized as the chips 112 and/or to form structures as described herein can be as described in U.S. Pat. Nos. 7,901,989 and 8,431,435, the disclosures of which are incorporated by reference herein.


Although the invention has been described with reference to the foregoing description and Figures, many modifications and enhancements are possible. The invention shall not be limited except in accordance with the claims appended herein or which may be derived from the present disclosure.


Although not specifically shown in the Figures or particularly described in the foregoing, elements in the various Figures and various described embodiments can be combined together in additional variations of the invention.

Claims
  • 1. A microelectronic assembly, comprising: a chip stack comprising a plurality of semiconductor chips having front surfaces, each front surface defining a respective plane of a plurality of planes, each chip having a plurality of contacts at the front surface, and an edge surface extending away from its front surface;a plurality of chip terminals each electrically coupled with a contact of a chip of the plurality of chips and extending in a direction towards the edge surface of the respective chip;a substrate having a plurality of substrate contacts at a major surface thereof, the major surface defining a second plane non-parallel to the plurality of parallel planes, wherein the chip stack is mounted to the substrate with the edge surfaces of the chips towards the major surface;an electrically conductive material electrically connecting the chip terminals with corresponding substrate contacts; anda reinforcing underfill material surrounding individual connections between the chip terminals and the substrate contacts,wherein one or more of the chips in the chip stack each has an encapsulant region extending in a lateral direction beyond the edge surface of the chip and at least partially extending into the reinforcing underfill material.
  • 2. The microelectronic assembly as claimed in claim 1, wherein the chip terminals are wire bonds.
  • 3. The microelectronic assembly as claimed in claim 1, wherein the parallel planes are oriented in a direction orthogonal to the second plane.
  • 4. The microelectronic assembly as claimed in claim 1, wherein the edge surfaces of the chips are uncovered by a dielectric region extending between the front surface of a first chip of the plurality of chips and a front surface or a rear surface of a second chip of the plurality of chips adjacent to the first chip in the chip stack.
  • 5. The microelectronic assembly as claimed in claim 1, further comprising a circuit panel having greater than 40% polymeric material content and having a coefficient of thermal expansion (“CTE”) of greater than 10 parts per million per degree Celsius (“ppm/° C.”), the substrate overlying a surface of the circuit panel and electrically interconnected therewith.
  • 6. The microelectronic assembly as claimed in claim 1, wherein the chip stack includes a first chip and a second chip, the assembly further comprising a heat spreader having a thermally conductive portion disposed between a front or rear surface of the first chip and an adjacent front or rear surface of the second chip.
  • 7. The microelectronic assembly as claimed in claim 1, further comprising a thermally conductive member overlying second edge surfaces of at least some of the chips which are opposite from the edge surfaces which face the substrate.
  • 8. The microelectronic assembly as claimed in claim 1, wherein at least one air gap is disposed between adjacent chips.
  • 9. The microelectronic assembly as claimed in claim 1, wherein second edge surfaces of the first and second chips which have major dimensions extending in a same direction away from the substrate are staggered relative to one another such that the first and second edge surfaces are aligned with first and second different positions on the substrate major surface which are displaced from one another in a direction parallel to the parallel planes.
  • 10. The microelectronic assembly as claimed in claim 1, wherein the second plane is oriented in a non-orthogonal direction to the parallel planes.
  • 11. The microelectronic assembly as claimed in claim 1, further comprising a plurality of spacers disposed between the edge surfaces of at least some of the chips and the major surface of the substrate.
  • 12. A microelectronic assembly, comprising: a chip stack comprising a plurality of semiconductor chips having front surfaces, each front surface defining a respective plane of a plurality of planes, each chip having a plurality of contacts at the front surface, and an edge surface extending away from its front surface;a plurality of chip terminals each electrically coupled with a contact of a chip of the plurality of chips and extending in a direction towards the edge surface of the respective chip;a substrate having a plurality of substrate contacts at a major surface thereof, the major surface defining a second plane non-parallel to the plurality of parallel planes, wherein the chip stack is mounted to the substrate with the edge surfaces of the chips towards the major surface;an electrically conductive material electrically connecting the chip terminals with corresponding substrate contacts; anda reinforcing underfill material surrounding individual connections between the chip terminals and the substrate contacts,wherein the edge surfaces of the first and second chips are staggered relative to one another such that an edge surface of the second chip is disposed at a greater distance from the substrate major surface than the edge surface of the first chip.
CROSS-REFERENCE TO RELATED APPLICATION

The present application claims the benefit of the filing date of U.S. Provisional Patent Application No. 62/194,051 filed Jul. 17, 2015, the disclosure of which is hereby incorporated herein by reference.

US Referenced Citations (332)
Number Name Date Kind
3639888 Pittman et al. Feb 1972 A
4323914 Berndlmaier et al. Apr 1982 A
4336551 Fujita et al. Jun 1982 A
4363076 McIver Dec 1982 A
4500905 Shibata Feb 1985 A
4706166 Go Nov 1987 A
4726777 Billman et al. Feb 1988 A
4784972 Hatada Nov 1988 A
4951122 Tsubosaki et al. Aug 1990 A
4967262 Farnsworth Oct 1990 A
5047837 Kitano et al. Sep 1991 A
5107325 Nakayoshi Apr 1992 A
5138438 Masayuki et al. Aug 1992 A
5200362 Lin et al. Apr 1993 A
5218234 Thompson et al. Jun 1993 A
5239447 Cotues Aug 1993 A
5304737 Kim Apr 1994 A
5311401 Gates, Jr. et al. May 1994 A
5327327 Frew Jul 1994 A
5331591 Clifton Jul 1994 A
5334872 Ueda et al. Aug 1994 A
5347428 Carson et al. Sep 1994 A
5365106 Watanabe Nov 1994 A
5434745 Shokrgozar et al. Jul 1995 A
5466634 Beilstein, Jr. et al. Nov 1995 A
5534729 Russell Jul 1996 A
5538758 Beach et al. Jul 1996 A
5571754 Bertin et al. Nov 1996 A
5592019 Ueda et al. Jan 1997 A
5616953 King et al. Apr 1997 A
5629566 Doi et al. May 1997 A
5675180 Pedersen et al. Oct 1997 A
5691248 Cronin et al. Nov 1997 A
5698895 Pedersen et al. Dec 1997 A
5716759 Badehi Feb 1998 A
5721151 Padmanabhan et al. Feb 1998 A
5731631 Yama et al. Mar 1998 A
5737191 Horiuchi et al. Apr 1998 A
5801448 Ball Sep 1998 A
5870351 Ladabaum et al. Feb 1999 A
5879965 Jiang et al. Mar 1999 A
5891761 Vindasius et al. Apr 1999 A
5910687 Chen et al. Jun 1999 A
5946545 Bertin et al. Aug 1999 A
5965947 Nam et al. Oct 1999 A
6005776 Holman Dec 1999 A
6030854 Mashimoto et al. Feb 2000 A
6034438 Petersen Mar 2000 A
6071139 Corisis et al. Jun 2000 A
6087716 Ikeda Jul 2000 A
6088237 Farnworth Jul 2000 A
6107164 Ohuchi Aug 2000 A
6175158 Degani et al. Jan 2001 B1
6225689 Moden et al. May 2001 B1
6228686 Smith et al. May 2001 B1
6255726 Vindasius et al. Jul 2001 B1
6262476 Vidal Jul 2001 B1
6271598 Vindasius et al. Aug 2001 B1
6297657 Thiessen et al. Oct 2001 B1
6303977 Schroen et al. Oct 2001 B1
6315856 Asagiri et al. Nov 2001 B1
6320253 Kinsman Nov 2001 B1
6326244 Brooks et al. Dec 2001 B1
6326689 Thomas Dec 2001 B1
6338980 Satoh Jan 2002 B1
6351030 Havens et al. Feb 2002 B2
6418033 Rinne Jul 2002 B1
6472744 Sato Oct 2002 B1
6472746 Taniguchi et al. Oct 2002 B2
6473291 Stevenson Oct 2002 B1
6476467 Nakamura et al. Nov 2002 B2
6566760 Kawamura et al. May 2003 B1
6569709 Derderian May 2003 B2
D475981 Michii Jun 2003 S
6580165 Singh Jun 2003 B1
6582992 Poo et al. Jun 2003 B2
6593648 Emoto Jul 2003 B2
6607938 Kwon et al. Aug 2003 B2
6607941 Prabhu et al. Aug 2003 B2
6621155 Perino et al. Sep 2003 B1
6621172 Nakayama et al. Sep 2003 B2
6624505 Badehi Sep 2003 B2
6656827 Tsao et al. Dec 2003 B1
6667543 Chow et al. Dec 2003 B1
6670701 Matsuura et al. Dec 2003 B2
6674159 Peterson et al. Jan 2004 B1
6686655 Moden et al. Feb 2004 B2
6706971 Albert et al. Mar 2004 B2
6710246 Mostafazadeh et al. Mar 2004 B1
6717061 Yamaguchi et al. Apr 2004 B2
6722213 Offen et al. Apr 2004 B2
6730997 Beyne et al. May 2004 B2
6737743 Urakawa May 2004 B2
6747348 Jeung et al. Jun 2004 B2
6750547 Jeung et al. Jun 2004 B2
6756252 Nakanishi Jun 2004 B2
6777767 Badehi Aug 2004 B2
6802446 Chaudhuri et al. Oct 2004 B2
6844623 Peterson et al. Jan 2005 B1
6849802 Song et al. Feb 2005 B2
6853557 Haba et al. Feb 2005 B1
6908784 Farnworth et al. Jun 2005 B1
6910268 Miller Jun 2005 B2
6940022 Vinciarelli et al. Sep 2005 B1
6956283 Peterson Oct 2005 B1
6964915 Farnworth et al. Nov 2005 B2
6972480 Zilber et al. Dec 2005 B2
6973718 Sheppard, Jr. et al. Dec 2005 B2
6984885 Harada et al. Jan 2006 B1
7005324 Imai Feb 2006 B2
7029949 Farnworth et al. Apr 2006 B2
7061125 Cho et al. Jun 2006 B2
7115986 Moon et al. Oct 2006 B2
7125750 Kwan et al. Oct 2006 B2
7127807 Yamaguchi et al. Oct 2006 B2
7180168 Imai Feb 2007 B2
7190060 Chiang Mar 2007 B1
7196262 Gronet Mar 2007 B2
7208335 Boon et al. Apr 2007 B2
7208345 Meyer et al. Apr 2007 B2
7215018 Vindasius et al. May 2007 B2
7221051 Ono et al. May 2007 B2
7245021 Vindasius et al. Jul 2007 B2
7259455 Seto Aug 2007 B2
7279363 Cherukuri et al. Oct 2007 B2
7285865 Kwon et al. Oct 2007 B2
7335533 Derderian Feb 2008 B2
7344917 Gautham Mar 2008 B2
7355274 Lim Apr 2008 B2
7402911 Thomas et al. Jul 2008 B2
7405138 Ohuchi et al. Jul 2008 B2
7408243 Shiffer Aug 2008 B2
7429782 Brunnbauer et al. Sep 2008 B2
7452743 Oliver et al. Nov 2008 B2
7514350 Hashimoto Apr 2009 B2
7521288 Arai et al. Apr 2009 B2
7535109 Robinson et al. May 2009 B2
7564142 Hashimoto Jul 2009 B2
7595222 Shimoishizaka et al. Sep 2009 B2
7601039 Eldridge et al. Oct 2009 B2
7638869 Irsigler et al. Dec 2009 B2
7662670 Noma et al. Feb 2010 B2
7662671 Saeki Feb 2010 B2
7704794 Mess et al. Apr 2010 B2
7732912 Damberg Jun 2010 B2
7768795 Sakurai et al. Aug 2010 B2
7829438 Haba et al. Nov 2010 B2
7863159 Co et al. Jan 2011 B2
7888185 Corisis et al. Feb 2011 B2
7901989 Haba et al. Mar 2011 B2
7919846 Hembree Apr 2011 B2
7923349 McElrea et al. Apr 2011 B2
7951649 Val May 2011 B2
7952195 Haba May 2011 B2
8022527 Haba et al. Sep 2011 B2
8040682 Shimoda Oct 2011 B2
8076788 Haba et al. Dec 2011 B2
8178978 McElrea et al. May 2012 B2
8373280 Harada et al. Feb 2013 B2
8390109 Popovic et al. Mar 2013 B2
8431435 Haba et al. Apr 2013 B2
8551815 Avsian et al. Oct 2013 B2
8618659 Sato et al. Dec 2013 B2
8619659 Lee et al. Dec 2013 B2
8629543 McElrea et al. Jan 2014 B2
8633576 Zohni et al. Jan 2014 B2
8674482 Shi et al. Mar 2014 B2
8704379 Crane et al. Apr 2014 B2
8723332 McElrea et al. May 2014 B2
8772920 Thacker Jul 2014 B2
8952514 Chun Feb 2015 B2
9123418 Lin et al. Sep 2015 B2
9136251 Cheah et al. Sep 2015 B2
9490195 Prabhu Nov 2016 B1
9508691 Delacruz Nov 2016 B1
20010012725 Maeda et al. Aug 2001 A1
20010031548 Elenius et al. Oct 2001 A1
20020006686 Cloud et al. Jan 2002 A1
20020027257 Kinsman et al. Mar 2002 A1
20020045290 Ball Apr 2002 A1
20020096349 Hedler et al. Jul 2002 A1
20020127775 Haba et al. Sep 2002 A1
20020168798 Glenn et al. Nov 2002 A1
20020180010 Tsubosaki et al. Dec 2002 A1
20020185725 Moden et al. Dec 2002 A1
20020187260 Sheppard et al. Dec 2002 A1
20020190368 Shimoe et al. Dec 2002 A1
20030038353 Derderian Feb 2003 A1
20030038356 Derderian Feb 2003 A1
20030038357 Derderian Feb 2003 A1
20030060034 Beyne et al. Mar 2003 A1
20030071338 Jeung et al. Apr 2003 A1
20030071341 Jeung et al. Apr 2003 A1
20030080403 Jeung et al. May 2003 A1
20030092326 Nishikawa et al. May 2003 A1
20030096454 Poo et al. May 2003 A1
20030099085 Duva May 2003 A1
20030122243 Lee et al. Jul 2003 A1
20030143819 Hedler et al. Jul 2003 A1
20030148597 Tan et al. Aug 2003 A1
20030162369 Kobayashi Aug 2003 A1
20030209772 Prabhu Nov 2003 A1
20040113283 Farnworth et al. Jun 2004 A1
20040142509 Imai Jul 2004 A1
20040150095 Fraley et al. Aug 2004 A1
20040173892 Nakanishi Sep 2004 A1
20040195667 Karnezos Oct 2004 A1
20040198033 Lee et al. Oct 2004 A1
20040212083 Yang Oct 2004 A1
20040217446 Headley et al. Nov 2004 A1
20040227235 Hashimoto Nov 2004 A1
20040238933 Chen et al. Dec 2004 A1
20040251520 Sasaki et al. Dec 2004 A1
20040262035 Ko et al. Dec 2004 A1
20050013927 Yamazaki Jan 2005 A1
20050067680 Boon et al. Mar 2005 A1
20050067694 Pon et al. Mar 2005 A1
20050082651 Farnworth et al. Apr 2005 A1
20050085050 Draney et al. Apr 2005 A1
20050101039 Chen et al. May 2005 A1
20050104179 Zilber et al. May 2005 A1
20050121758 Di Stefano Jun 2005 A1
20050135067 Park Jun 2005 A1
20050148160 Farnworth et al. Jul 2005 A1
20050156323 Tokunaga Jul 2005 A1
20050230802 Vindasius et al. Oct 2005 A1
20050248021 Morkner Nov 2005 A1
20050258530 Vindasius et al. Nov 2005 A1
20050287705 Yang Dec 2005 A1
20050287709 Lee et al. Dec 2005 A1
20060003552 Okada Jan 2006 A1
20060035408 Derderian Feb 2006 A1
20060046436 Ohuchi et al. Mar 2006 A1
20060055050 Numata et al. Mar 2006 A1
20060068567 Beyne et al. Mar 2006 A1
20060076690 Khandros et al. Apr 2006 A1
20060094165 Hedler et al. May 2006 A1
20060097356 Fujii et al. May 2006 A1
20060103000 Kurosawa May 2006 A1
20060121645 Ball Jun 2006 A1
20060138626 Liew et al. Jun 2006 A1
20060220262 Meyer et al. Oct 2006 A1
20060233012 Sekiguchi et al. Oct 2006 A1
20060252180 Moden et al. Nov 2006 A1
20060267173 Takiar et al. Nov 2006 A1
20060273365 Cross et al. Dec 2006 A1
20060278971 Barnes et al. Dec 2006 A1
20070023900 Toyoda Feb 2007 A1
20070029684 Arai et al. Feb 2007 A1
20070065987 Mess et al. Mar 2007 A1
20070102801 Ishida et al. May 2007 A1
20070132082 Tang et al. Jun 2007 A1
20070158799 Chiu et al. Jul 2007 A1
20070158807 Lu et al. Jul 2007 A1
20070170572 Liu et al. Jul 2007 A1
20070181989 Corisis et al. Aug 2007 A1
20070187811 Arai et al. Aug 2007 A1
20070194462 Kim et al. Aug 2007 A1
20070222054 Hembree Sep 2007 A1
20070252262 Robinson et al. Nov 2007 A1
20070284716 Vindasius et al. Dec 2007 A1
20070290333 Saini et al. Dec 2007 A1
20080029866 Kim et al. Feb 2008 A1
20080029884 Grafe et al. Feb 2008 A1
20080083976 Haba et al. Apr 2008 A1
20080083977 Haba et al. Apr 2008 A1
20080094086 Kim Apr 2008 A1
20080112150 Jones May 2008 A1
20080150158 Chin Jun 2008 A1
20080166836 Jobetto Jul 2008 A1
20080173792 Yang et al. Jul 2008 A1
20080180242 Cottingham Jul 2008 A1
20080203566 Su Aug 2008 A1
20080206915 Yamazaki Aug 2008 A1
20080208043 Smith et al. Aug 2008 A1
20080251913 Inomata Oct 2008 A1
20080251939 Chung et al. Oct 2008 A1
20080284044 Myers Nov 2008 A1
20080290493 Tsunozaki Nov 2008 A1
20080303131 McElrea et al. Dec 2008 A1
20080308921 Kim Dec 2008 A1
20080315407 Andrews, Jr. et al. Dec 2008 A1
20090020887 Mizuno et al. Jan 2009 A1
20090020889 Murayama et al. Jan 2009 A1
20090045524 Mohammed et al. Feb 2009 A1
20090065948 Wang Mar 2009 A1
20090068790 Caskey et al. Mar 2009 A1
20090102038 McElrea et al. Apr 2009 A1
20090146137 Kim et al. Jun 2009 A1
20090160065 Haba et al. Jun 2009 A1
20090209061 Jeong Aug 2009 A1
20090230528 McElrea et al. Sep 2009 A1
20090316378 Haba et al. Dec 2009 A1
20100140753 Hembree Jun 2010 A1
20100140811 Leal et al. Jun 2010 A1
20100148352 Moden Jun 2010 A1
20100207277 Bauer et al. Aug 2010 A1
20100327461 Co et al. Dec 2010 A1
20110006432 Haba et al. Jan 2011 A1
20110031629 Haba et al. Feb 2011 A1
20110033979 Haba et al. Feb 2011 A1
20110049696 Haba et al. Mar 2011 A1
20110169154 Kweon et al. Jul 2011 A1
20110187007 Haba et al. Aug 2011 A1
20110248410 Avsian et al. Oct 2011 A1
20110266684 Leal Nov 2011 A1
20120049376 Harada Mar 2012 A1
20120051695 Harada Mar 2012 A1
20120056327 Harada Mar 2012 A1
20120061846 Rathburn Mar 2012 A1
20120080807 Haba et al. Apr 2012 A1
20120133057 Haba et al. May 2012 A1
20120211878 Popovic Aug 2012 A1
20120313264 Sato et al. Dec 2012 A1
20130083583 Crisp et al. Apr 2013 A1
20130099392 McElrea et al. Apr 2013 A1
20130099393 Jeong et al. Apr 2013 A1
20130119542 Oh May 2013 A1
20130154117 Tan et al. Jun 2013 A1
20130286707 Crisp et al. Oct 2013 A1
20130299977 Dayringer Nov 2013 A1
20130336039 Frans Dec 2013 A1
20130341803 Cheah et al. Dec 2013 A1
20140070423 Woychik Mar 2014 A1
20140097526 Suleiman et al. Apr 2014 A1
20140104786 Clayton et al. Apr 2014 A1
20140264945 Yap et al. Sep 2014 A1
20150098677 Thacker Apr 2015 A1
20150200181 Haga et al. Jul 2015 A1
20160035698 Lee et al. Feb 2016 A1
20160141232 Cannon May 2016 A1
20170018485 Prabhu Jan 2017 A1
Foreign Referenced Citations (58)
Number Date Country
2512114 Sep 2002 CN
1531069 Sep 2004 CN
1638118 Jul 2005 CN
1905148 Jan 2007 CN
104332462 Feb 2015 CN
102004039906 Aug 2005 DE
1041624 Oct 2000 EP
1763894 Mar 2007 EP
2650880 Oct 2013 EP
2704690 Nov 1994 FR
07-509104 Oct 1995 JP
11-260851 Sep 1999 JP
2000269411 Sep 2000 JP
2001210782 Aug 2001 JP
2003-142518 May 2003 JP
2003163324 Jun 2003 JP
2004047702 Feb 2004 JP
2004-119473 Apr 2004 JP
2004153130 May 2004 JP
2004158536 Jun 2004 JP
2004-214548 Jul 2004 JP
2005005529 Jan 2005 JP
2005026564 Jan 2005 JP
2006-351793 Dec 2006 JP
2007073803 Mar 2007 JP
2007523482 Aug 2007 JP
2008160119 Jul 2008 JP
2008205453 Sep 2008 JP
2008236688 Oct 2008 JP
2009-026969 Feb 2009 JP
2009027039 Feb 2009 JP
20-1994-0004952 Jul 1994 KR
10-1999-0008537 Feb 1999 KR
20010062722 Jul 2001 KR
20050009036 Jan 2005 KR
20070018057 Feb 2007 KR
100813624 Mar 2008 KR
20080045259 May 2008 KR
20080069549 Jul 2008 KR
20080091980 Oct 2008 KR
475244 Feb 2002 TW
200425356 Nov 2004 TW
200504995 Feb 2005 TW
200527549 Aug 2005 TW
200605298 Feb 2006 TW
200721471 Jun 2007 TW
200913208 Mar 2009 TW
200940570 Oct 2009 TW
9425987 Nov 1994 WO
9907015 Feb 1999 WO
9909599 Feb 1999 WO
0164344 Sep 2001 WO
2005081315 Sep 2005 WO
2005101492 Oct 2005 WO
2009032371 Mar 2009 WO
2009052150 Apr 2009 WO
2009114670 Sep 2009 WO
2010057339 May 2010 WO
Non-Patent Literature Citations (5)
Entry
International Search Report for Application No. PCT/US2016/062304 dated Mar. 6, 2017.
Cheah, Bok Eng, et al., Modeling and Electrical Characteristics Evaluation of Vertical Side-Chip Internconnection for Compact 3D Integration, School of Electrical and Electronic Engineering, Universiti Sains Malaysia, 13th Electronics Materials and Packaging (EMAP), Nov. 2011, 7 pages.
Han, Sang Wook, Wireless Interconnect using Inductive Coupling in 3D-ICs, University of Michigan, 2012, 133 pages.
Kong, J., et al., Sensitivity Study of Channel Termination on Vertical Side-Chip Interconnection, Universiti Sains Malaysia, 35th International Electronic Manufacturing Technology Conference, 2012, 6 pages.
U.S. Appl. No. 14/883,864, filed Oct. 15, 2015.
Related Publications (1)
Number Date Country
20170018529 A1 Jan 2017 US
Provisional Applications (1)
Number Date Country
62194051 Jul 2015 US