1. Field of the Disclosure
This invention relates generally to wafer-scale assembly (WSA) circuits that include benzocyclobutene (BCB) layers and, more particular, to WSA circuits that include BCB layers, and trench vias and a checkerboard pattern of vias through the BCB layers at a sealing ring edge of the layer to provide a hermetic seal and prevent BCB layer shrinkage.
2. Discussion of the Related Art
It is known in the art to provide wafer-level packages for integrated circuits, such as monolithic millimeter-wave integrated circuits (MMIC), formed on substrate wafers. In one wafer-level packaging design, a cover wafer is formed to the substrate wafer by a sealing ring so as to provide a hermetically sealed cavity in which the integrated circuit is provided. During wafer-scale assembly (WSA), many integrated circuits are formed on the substrate wafer and covered by a single cover wafer, where each integrated circuit is surrounded by a separate sealing ring. The cover wafer and the substrate are then diced between the sealing rings to separate the packages for each separate integrated circuit. The dicing process typically uses a saw that cuts the cover wafer between the packages where a portion of the cover wafer is removed. The substrate wafer is then cut between the packages. For certain wafer-level packaging designs, vias are provided through the substrate wafer that make electrical contact with signal lines and ground lines electrically coupled to the integrated circuit within the cavity.
As is well understood by those skilled in the art, integrated circuit design and WSA packaging allow for many circuit components to be fabricated in a small area. Some of these designs employ stacked metal interconnect layers where several interconnect layers are fabricated on top of each other. It has been proposed in the art to use a BCB layer to separate interconnect layers to increase device performance. The BCB layer is an insulated layer that prevents DC current from traveling from one interconnect layer to another interconnect layer, but allows RF signals to propagate therethrough, which may benefit certain circuit designs where signal line cross talk is desirable. As the number of interconnect layers increases, the complexity of the circuit can increase so that more powerful devices can be provided in a smaller hermetically sealed environment. Particularly, high frequency RF lines can cross over each other if there is a BCB layer between them that prevents a DC short between the lines. By depositing a BCB layer on an interconnect layer on either the substrate wafer or the cover wafer, another interconnect layer can be formed on the BCB layer and be electrically isolated therefrom. Metal vias would be fabricated through the BCB layers to allow interconnections between the various interconnect layers.
The increase in the number of interconnect layers in a WSA circuit enables new types of WSA circuit designs to be implemented, which would otherwise not be possible with standard MMIC or WSA MMIC devices. The insertion of RF shielding between interconnect layers in the vertical direction helps enable these new circuit designs to be realized. Unshielded RF coupling in the vertical direction also enables such designs. The RF shield is a metal layer that prevents both RF and DC signals from traveling from one interconnect layer to another.
The various interconnect layers extend to a sealing ring at an outer edge of the WSA package. However, BCB is not a hermetic material and includes a large amount of tensile stress. In order to provide the hermetic seal at the edge of the sealing ring where the BCB layers are located, an etch would need to be provided that was then filled with a metal via between the interconnect layers on opposite sides of the BCB layer so that hermetic seal of the ring can be established. However, when such a BCB via is formed at the sealing location of the ring, the tensile strength of the BCB material causes it to pull away from the metal, which affects device integrity. More particularly, the etch for the sealing vias in the BCB layers causes the BCB layer to shrink, which may disturb connect vias through the BCB layer at other locations in the assembly.
The following discussion of the embodiments of the invention directed to a wafer-scale assembly including a plurality of interconnect layers and BCB layers is merely exemplary in nature, and is in no way intended to limit the invention or its applications or uses.
The wafer portion 12 includes a plurality of metal interconnect layers fabricated on the substrate wafer 14, as will be discussed in detail below. These layers include a first metal interconnect layer 20 deposited on the substrate wafer 14, a second metal interconnect layer 22 deposited on the first metal layer 20, a first BCB layer 24 deposited on the second metal layer 22, a third metal interconnect layer 26 deposited on the first BCB layer 24, a second BCB layer 28 deposited on the third metal layer 26, a fourth metal interconnect layer 30 deposited on the second BCB layer 28, and an inter-cavity interconnect (ICIC) layer 32 deposited on the fourth metal layer 30. The BCB layers 24 and 28 are not shown within the sealing ring area so that other layers and elements can be seen. The cover wafer portion 16 includes the same layers deposited in the same manner in the same order. This illustration only shows signal traces and other metalized areas, such as shields, that may be necessary for a particular circuit to provide the various interconnects. The actual device components, such as MMIC devices, are not shown and would likely be on the layer directly on the wafer 14 or 18 either adjacent to or within the first metal layer 20.
As discussed above, the BCB layers 24 and 28 are not hermetic, and therefore a sealing area needs to be provided at an outer edge of the BCB layers 24 and 28 to maintain the hermetic seal.
An inside trench via 64 (see
In this non-limiting embodiment, corner areas 76 of the sealing ring include an extended seal area where more of the post vias 70 are provided. Particularly, along the edge of the sealing ring, four rows of the post vias 70 are provided, whereas up to eight rows of the post vias 70 are formed in the corner area 76.
The foregoing discussion discloses and describes merely exemplary embodiments. One skilled in the art will readily recognize from such discussion, and from the accompanying drawings and claims, that various changes, modifications and variations can be made therein without departing from the spirit and scope of the disclosure as defined in the following claims.
| Number | Name | Date | Kind |
|---|---|---|---|
| 6030901 | Hopper et al. | Feb 2000 | A |
| 6103552 | Lin | Aug 2000 | A |
| 6146992 | Lauterbach et al. | Nov 2000 | A |
| 6153521 | Cheung et al. | Nov 2000 | A |
| 6211071 | Lukanc et al. | Apr 2001 | B1 |
| 6246118 | Buynoski | Jun 2001 | B1 |
| 6249039 | Harvey et al. | Jun 2001 | B1 |
| 6313517 | Lauterbach et al. | Nov 2001 | B1 |
| 6417090 | Wang et al. | Jul 2002 | B1 |
| 6486563 | Lin | Nov 2002 | B1 |
| 6492722 | Cheung et al. | Dec 2002 | B1 |
| 6942750 | Chou et al. | Sep 2005 | B2 |
| 7268200 | Townsend et al. | Sep 2007 | B2 |
| 7605470 | Ning | Oct 2009 | B2 |
| 7960269 | Lo et al. | Jun 2011 | B2 |
| 20020052125 | Shaffer, II et al. | May 2002 | A1 |
| 20030134453 | Prabhu et al. | Jul 2003 | A1 |
| 20040188817 | Hua et al. | Sep 2004 | A1 |
| 20040259292 | Beyne et al. | Dec 2004 | A1 |
| 20050069782 | Elenius et al. | Mar 2005 | A1 |
| 20060057836 | Nagarajan et al. | Mar 2006 | A1 |
| 20060063393 | Shaffer et al. | Mar 2006 | A1 |
| 20070120223 | McKinzie, III et al. | May 2007 | A1 |
| 20070145523 | Chow et al. | Jun 2007 | A1 |
| 20070148895 | Van Schuylenbergh et al. | Jun 2007 | A1 |
| 20070278631 | Sharifi et al. | Dec 2007 | A1 |
| 20070290248 | Weis | Dec 2007 | A1 |
| 20090029554 | Chang-Chien et al. | Jan 2009 | A1 |
| 20100078769 | West et al. | Apr 2010 | A1 |
| 20100246152 | Lin et al. | Sep 2010 | A1 |
| 20110026232 | Lin et al. | Feb 2011 | A1 |
| 20110117271 | Barriere et al. | May 2011 | A1 |
| 20110263119 | Li et al. | Oct 2011 | A1 |
| Entry |
|---|
| J. Oberhammer, F. Niklaus, G. Stemme, Selective Wafer Level Adhesive Bonding with Benzocyclobutene, (2003). |
| Z.H. Liang, Y.T. Cheng, W. Hsu, Y.W. Lee, A Wafer-Level Hermetic Encapsulation for MEMS Manufacture Application, IEEE Transactions on Advanced Packaging, Aug. 2006, vol. 29, No. 3, pp. 513-519. |
| R. Pelzer, V. Dragoi, D. Swinnen, P. Soussan, T. Matthias, Wafer-scale BCB Resist-Processing Technologies for High Density Integration and Electronic Packaging, 2005 International Symposium on Electronics Materials and Packaging, Dec. 2005, pp. 187-191. |
| H.A.C. Tilmans, H. Ziad, H. Jansen, O. Di Monaco, A. Jourdain, W. De Raedt, X. Rottenberg, E. De Backer, A. Decaussemaeker, K. Baert, Wafer-level packaged RF-MEMS switches fabricated in a CMOS fab, Electron Devices Meeting, IEDM Technical Digest, Dec. 2001, pp. 41.4.1-41.4.4. |
| A. Jourdain, H. Ziad, P. De Moor, H.A.C. Tilmans, Wafer-Scale 0-Level Packaging of (RF-)MEMS Devices Using BCB, Symposium on Design, Test, Integration and Packaging of MEMS/MOEMS 2003, May 2003, pp. 239-244. |
| D. Forehand, C. Goldsmith, Wafer Level Micropackaging for RF MEMS Switches, Proceedings of IPACK2005, ASME interPACK '05, Jul. 2005. |
| P.J.Y. Lee, Wafer Level Hermetic Cavity Packaging for MEMS Devices, MCEN5166 Electronic Packaging and Manufacturing, Progress Report, (2005). |
| Number | Date | Country | |
|---|---|---|---|
| 20120193133 A1 | Aug 2012 | US |