1. Field of the Disclosure
The present disclosure generally relates to a structure and method for packaging semiconductor devices, and more particularly to a structure and method for electronic embedded device packaging and assembly within a printed wiring board (PWB).
2. State of the Art
Typically the embeddable component(s) are placed onto an internal layer of a PWB laminate substrate together with any necessary additional active, passive or discrete components. After the placement of the components, the additional external PWB laminate and dielectric layers are molded or laminated on top of the internal layer thereby embedding the components. Single or multiple module sites can be populated on the internal laminate substrate. Component placement onto the internal PWB laminate substrate is achieved using commercially available pick-and-place production assembly equipment.
Assembly of large PWB substrate sizes with multiple embedded die PWB's in a step and repeat format is desirable to improve economy of scale. It is also desirable to increase component density in order to reduce total package footprint.
In typical embedded die manufacturing processes, component position is difficult to maintain post placement. For example, outer layer lamination and thermal curing steps can lead to component positional drift during the package build up process steps.
In embedded die applications, the PWB and component interconnect vias are typically formed by means of laser ablation process through the PWB build-up layers to expose contact pads, interconnects are then typically formed by way additive copper plating processes. Thus, the component contact pad size has to achieve a minimum dimension, typically 150 μm, define by the laser spot size and component placement tolerances associated with the SMT (surface mount technology) equipment.
Therefore there is a need for an apparatus and method for precise alignment of the die components prior to performing the buildup process operations.
The disclosure will be better understood and features and objects of the disclosure, including those set forth above, will become apparent when consideration is given to the following detailed description. Such description makes reference to the accompanying drawings wherein:
In the following description, numerous specific details are set forth in order to provide a more thorough disclosure. It will be apparent, however, to one skilled in the art, that the art disclosed may be practiced without these specific details. In some instances, well-known features may have not been described in detail so as not to obscure the art disclosed.
Embodiments in accordance with the present disclosure enable increased package integration and density through high precision component placement for embedded PWB (printed wiring board) electronic package applications. In embedded PWB applications, the component or components are embedded within the multi-layer PWB build-up structure. This embedded die PWB in accordance with the present disclosure can significantly reduce total package height and offer enhanced component density and reduce package footprint.
Increased component density through this embedding innovation results in decreased interconnect path length which can assist in reducing parasitics and ultimately lead to improve overall package and system performance. The component placement accuracy is a limiting factor to increase component density and the final packaging density in the embedded die PWB.
Accurate component placement onto the internal laminate is essential to ensure high manufacturing yields associated with the subsequent process steps, particularly creation of the PWB blind laser vias, involved in forming the package or system interconnects. The component placement accuracy of production SMT (surface mount technology) pick-and-place assembly equipment is typically ±25 μm. Enhanced placement accuracy may be achievable at the compromise of placement speed and equipment throughput.
The precision placement of a component 1 on a PWB core substrate 100 in accordance with the present disclosure is facilitated by providing a preferably bounding set of alignment pads 210 on the mounting surface of the component 1, positioned around the active contact pads 200 of the component 1. There could be 2, 3, 4, or any number of alignment pads so long as they precisely define the location of the component 1 on the core substrate 100. A set of 4, one adjacent each corner, is preferred for rectangular shaped component packages.
Component 1 has contact pads 200 used for both electrical interconnect and also serving as an end-stop in the laser via creation process. Note that these pads 200 have no solder cap. Additional alignment pads 210 are shown located in the component corners, these alignment pads 210 each have a solder cap.
The first assembly operation of the process according to the present disclosure is that of providing the alignment pads 210 on the component 1 and the registration pads 410 on the PWB core substrate 100. When the components 1 are placed on the core substrate 100 of the PWB and the temperature of the solder caps raised to the melting point of the solder caps, the wetting of the alignment pads 210 and registration pads 410 via the solder reflow pulls the component 1 into precise alignment on the core substrate 100. Coarse placement accuracy was initially achieved via the SMT pick and place equipment. Fine placement accuracy is achieved via the solder reflow adhesion between the alignment pads 210 and registration pads 410. With the component 1 so aligned, precision placement is achieved within ±5 μm, a tolerance that has previously not been achievable in such processes. The reflow temperature is typically within a range of about 180° C. to about 230° C., depending on the particular solder alloy utilized. When the temperature is subsequently reduced to a level below the reflow range, which is maintained during the rest of the embedding process, this precision alignment is maintained by these soldered connections.
Electrical interconnects to the component 1 through the PWB core substrate 100 are formed by means of vias 4 and routing 5. During the following process, precise registration of component 1 and core substrate 100 is maintained via the solid solder connection between the alignment pads 210 and registration pads 410 as above described, since the temperatures utilized are below the solder reflow temperature.
Next, as shown in
d shows the next operation, in which the front side redistribution leads 5 are formed in place, either fan-out or fan-in from the vias 4 as per the particular design.
Finally, in
The method in accordance with the present disclosure provides component high precision self-alignment for embedded die packages in PWB or other substrates. This method can achieve component placement accuracies within ±5 μm or better. This method also reduces risk for component movement, post SMT placement, commonly observed during subsequent package build up operations.
The method in accordance with this disclosure offers improved local and global component placement accuracy, and is applicable to either flex or rigid PWB substrates. The Cu post alignment interconnect pads 530 act as enhanced thermal heat sinks. Further, the solder capped alignment interconnect pads can act as a stress buffer for physical or thermal shock or during temperature cycling.
Various modifications and alternatives to the disclosed embodiments will be apparent to those skilled in the art. For example, the alignment interconnects may or may not be electrical interconnects and may or may not be placed in the component corners as shown. The process can be used in face-up or face-down embedded assembly process sequences. The pillar can be achieved using Nickel instead of copper for the standoff. In addition, one or multiple discrete, passive or active components may be packaged within the module above described. Accordingly, all such alternatives, variations and modifications are intended to be encompassed within the scope of and as defined by the following claims.
This application claims the benefit of priority of U.S. Provisional Application Ser. No. 61/535,308, filed Sep. 15, 2011, entitled High Precision Self Aligning Die for Embedded Die Packaging, the content of which is incorporated by reference herein in its entirety.
Number | Date | Country | |
---|---|---|---|
61535308 | Sep 2011 | US |