1. Field of the Invention
The present invention relates to an integrated circuit package, and more particularly to an integrated circuit package and related method of bonding a plurality of ground-voltage bond pads of an integrated circuit die to an inner ground layer disposed on a lead frame.
2. Description of the Prior Art
Lead frames are commonly used in semiconductor packages. Please refer to
Please refer to
During manufacture of the integrated circuit package 100, a specific configuration may be used to place appropriate jumper connections between bond pads 104 and the inner portion of the leads 106. Typically, various combinations of bond pads 104 on the integrated circuit die 102 are connected together through a common connection to the inner portion of the leads 106 of the lead frame 112. However, such specific interconnections in the integrated circuit package 100 become problematic when the bond pads 104 are separated in opposite sides of the integrated circuit die 102. Making more than one wire-bonding connection to a lead may not be practical in smaller and more densely packaged integrated circuits. Even when possible, such connections may increase bonding cost and cause various other manufacturing problems.
In addition, the functionality of the integrated circuit is becoming more and more complicated nowadays, increasing the number of external connection pins of the integrated circuit package. As the pin count is increased, the cost of packaging an integrated circuit die is increased accordingly. Therefore, how to connect a plurality of bond pads together without sacrificing the package size and the package cost becomes an important issue for the manufacturers and designers.
The present invention overcomes the above-identified problems as well as other shortcomings and deficiencies of existing technologies by providing an integrated circuit package and related method of bonding a plurality of ground-voltage pads on an integrated circuit die to an inner ground layer disposed on a lead frame.
According to an exemplary embodiment of the invention, an integrated circuit package comprises: a lead frame having a plurality of leads and a metal layer; an integrated circuit die having a plurality of power-level bond pads; a plurality of first bond wires electrically connected between the power-level bond pads and the metal layer, respectively; and a second bond wire electrically connected between the metal layer and a lead of the lead frame.
According to an exemplary embodiment of the invention, a method of packaging an integrated circuit die is disclosed. The integrated circuit die has a plurality of power-level bond pads. The method comprises providing a lead frame with a plurality of leads and a metal layer; mounting the integrated circuit die on the lead frame; electrically connecting the power-level bond pads to the metal layer respectively; and electrically connecting the metal layer to a lead of the lead frame.
The integrated circuit package of the present invention makes use of a metal layer, like copper, silver, gold or aluminum, to create a common interconnection ground area therein to reduce unwanted noise interference. Due to the metal layer serving as a ground layer being disposed within the integrated circuit package, a printed circuit board can dispose of a ground layer originally formed thereon. In addition, the integrated circuit package requires only a single external ground pin, which saves the cost of forming pins used to connect a printed circuit board. Furthermore, the cost of a printed circuit board is reduced because the integrated circuit package of the present invention can be applied to a single-layer printed circuit board.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
The drawings are for purposes of illustrating embodiments of the present invention only, and the circuit configurations shown in the drawings are not meant to be taken as limitations to the present invention. Please refer to
Please refer to
Please note that the bond pads connected to the bond wires 304a, 304b could respectively belong to logic blocks of different functions. In other words, the integrated circuit die 302 includes a plurality of functions, and a bond pad corresponding to each function of the integrated circuit die 302 is electrically connected to the metal layer 301 via a corresponding bond wire. Furthermore, in the above embodiment, the metal layer 301 is placed under the integrated circuit die 302. However, the metal layer 301 is not limited to loading the integrated circuit die 302. For instance, the metal layer 301 and the integrated circuit die 302 can be placed on the lead frame 307 side by side. The same objective of making a plurality of bond pads have a common lead is achieved.
In contrast to the prior art, the integrated circuit package of the present invention makes use of a metal layer to create a common interconnection ground area therein to reduce the unwanted noise interference. Due to the metal layer serving as a ground layer is disposed within the integrated circuit package, a printed circuit board can get rid of a ground layer originally formed thereon. In addition, the integrated circuit package requires only a single external ground pin, which saves the cost of forming pins used to connect a printed circuit board. Further, the cost of a printed circuit board is reduced because the integrated circuit package of the present invention can be applied to a single-layer printed circuit board.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
This application claims the benefit of U.S. Provisional Application No. 60/593,095, filed Dec. 09, 2004, entitled “Integrated Circuit Package with a Monitor-Controller” and included herein by reference.
Number | Date | Country | |
---|---|---|---|
60593095 | Dec 2004 | US |