Claims
- 1. A structure for absorbing stress between a first electrical structure and a second electrical structure, said structure comprising:a dielectric material disposed on at least one of said first electrical structure and said second electrical structure; and wherein said dielectric material comprises a low modulus material which has a high ultimate elongation property, and wherein said dielectric comprises a low modulus high elongation (LMHE) dielectric which functions to absorb stress between said first and second electrical structures resulting from said first and second electrical structures having different coefficients of thermal expansion.
- 2. The structure of claim 1, wherein said LMHE dielectric has a Young's modulus of less than 50,000 psi.
- 3. The structure of claim 1, wherein said LMHE dielectric has an ultimate elongation property of at least twenty percent.
- 4. The structure of claim 1, wherein said LMHE dielectric comprises a photo patternable dielectric layer.
- 5. The structure of claim 4, wherein said photo patternable dielectric layer is at least 25 microns thick.
- 6. The structure of claim 1, further comprising at least one via opening in said LMHE dielectric, said at least one via opening exposing at least one electrical contact of said at least one first electrical structure or said second electrical structure having said LMHE dielectric layer disposed thereon.
- 7. The structure of claim 6, further comprising a metal layer over said LMHE dielectric and in said at least one via opening to electrically connect to said at least one electrical contact.
- 8. The structure of claim 7, wherein said metal layer comprises copper.
- 9. The structure of claim 7, further comprising an electrical interconnect electrically connecting said first electrical structure and said second electrical structure, said electrical interconnect being electrically coupled to said metal layer disposed over said LMHE dielectric layer to electrically connect to said electrical contact of said at least one first electrical structure or said second electrical structure.
- 10. The structure of claim 9, wherein LMHE dielectric layer has a Young's modulus less than a Young's modulus of said electrical interconnect connecting said first electrical structure and said second electrical structure.
- 11. The structure of claim 9, wherein said electrical interconnect comprises conductive bumps disposed between said first electrical structure and said second electrical structure.
- 12. The structure of claim 11, wherein said conductive bumps comprise at least one of solid bumps, raised pads or solder balls.
- 13. The structure of claim 7, wherein said metal layer comprises at least one conductor disposed above said LMHE dielectric layer, each conductor of said at least one conductor having a length L greater than a maximum displacement due to thermal expansion between said first and second electrical structures.
- 14. The structure of claim 13, wherein said length L of each conductor is at least five times said maximum displacement due to thermal expansion between said first and second electrical structures to facilitate stretching of said conductor.
- 15. The structure of claim 1, wherein said LMHE dielectric material has a Young's modulus of less than 20,000 psi, and wherein said LMHE dielectric material comprises a dielectric layer having a thickness in a range of 20-60 microns.
- 16. The structure of claim 15, wherein said LMHE dielectric material comprises an acrylated urethane material.
- 17. The structure of claim 1, wherein said first electrical structure and said second electrical structure each comprise one of a printed circuit board, a single chip module or a multichip module.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application contains subject matter which is related to the subject matter of the following applications, each of which is assigned to the same assignee as this application and each of which is hereby incorporated herein by reference in its entirety:
“Electroless Metal Connection Structures and Methods,” Eichelberger et al., Ser. No. 09/501,200, co-filed herewith;
“Structure and Method for Temporarily Holding Integrated Circuit Chips in Accurate Alignment,” Ser. No. 09/501,176, co-filed herewith; and
“Complaint, Solderable Input/Output Bump Structures,” Ser. No. 09/501,177, co-filed herewith.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
4149310 |
Nippert |
Apr 1979 |
A |
5249101 |
Frey et al. |
Sep 1993 |
A |
5841193 |
Eichelberger et al. |
Nov 1998 |
A |
5903046 |
Brooks et al. |
May 1999 |
A |
Non-Patent Literature Citations (2)
Entry |
“EPIC CSP Assembly and Reliability Methods,” James E. Kohl et al., orginally published in the Proccedings of CS198, Santa Clara, California, May 1998. |
“Low Cost Chip Scale Packaging and Interconnect Technology,” James E. Kohl, et al., orginally published in the Proceedings of the Surface Mount International Conference, San Jose, California, Sep. 1997. |