Interconnect structure

Information

  • Patent Grant
  • 8853558
  • Patent Number
    8,853,558
  • Date Filed
    Friday, December 10, 2010
    14 years ago
  • Date Issued
    Tuesday, October 7, 2014
    10 years ago
Abstract
A microelectronic assembly includes a first surface and a first thin conductive element exposed at the first surface and having a face comprising first and second regions. A first conductive projection having a base connected to and covering the first region of the face extends to an end remote from the base. A first dielectric material layer covers the second region of the first thin element and contacts at least the base of the first conductive projection. The assembly further includes a second substrate having a second face and a second conductive projection extending away from the second face. A first fusible metal mass connects the first projection to the second projection and extends along an edge of the first projection towards the first dielectric material layer.
Description
BACKGROUND OF THE INVENTION

The present disclosure relates to interconnect structures used in packaged microelectronic assemblies. In particular it relates to interconnect structures used in the connection of microelectronic chips and dies to substrates, such as in flip-chip bonding, or between substrates, such as in the formation of stacked packages. The structures described herein can be used to reduce failure of interconnect bonds due to void formation caused by electromigration between components of prior structures.


Electromigration is a main cause of interconnect failure, especially in high-performance devices where the current density in the interconnect and the device operating temperatures are high. In general, electromigration is caused by the different diffusion rates of materials used in interconnect assemblies. For example, an interconnect assembly can include a contact pad made of copper formed on each of two substrates and a solder mass bonded between the contact pads. The solder mechanically secures the two contact pads, and thus, the substrates on which they are formed, and also electronically connects the two pads so that a signal carried by an electric current can pass between the two pads through the solder mass. In this example, the diffusion rates between the solder and the copper of the pads can be different. The diffusion rates are the rates of molecular movement within the metallic structures over time, and in particular, when subjected to a current or to the heat caused by operation of the devices.


Voids formed in interconnect structures can decrease the reliability of the microelectronic assemblies in which they are used. Further, the presence of voids increases the current density within the materials in the areas surrounding the voids. This can, in turn, further exacerbate the difference in diffusion rate, leading to acceleration of void formation, leading eventually, to both electrical and mechanical failure of the interconnect element.


Present means of decreasing electromigration include using barrier metals or dopants in the solder. These means, however, present their own reliability issues and can lead to cost increases that outweigh their effectiveness. Accordingly, further means for reducing electromigration are needed.


BRIEF SUMMARY OF THE INVENTION

An embodiment of the present invention relates to a microelectronic assembly. The microelectronic assembly includes a first surface and a first thin conductive element exposed at the first surface and having a face comprising first and second regions. A first conductive projection having a base connected to and covering the first region of the face extends to an end remote from the base. A first dielectric material layer covers the second region of the first thin element and contacts at least the base of the first conductive projection. The assembly further includes a second substrate having a second face and a second conductive projection extending away from the second face. A first fusible metal mass connects the first projection to the second projection such that the first surface of the first face is oriented toward the second surface. The first mass extends along an edge of the first projection towards the first dielectric material layer. In a further embodiment, the first fusible metal mass can contact the first dielectric material layer.


The microelectronic assembly can be configured such that the first surface is formed on a substrate and the second surface is formed on a microelectronic element. Additionally or alternatively, the first surface can be formed on a substrate further having a microelectronic element affixed thereon, and the second surface can be formed on a second substrate. In a further embodiment, the microelectronic assembly includes a plurality of interconnect structures each including a first conductive element, a first conductive projections, a second conductive projection, and a first metal mass. Each interconnect structure is connected between the first region of the first face and the second face and has a structure similar to that described above wherein the first dielectric material layer covers the second regions of the thin elements.


The first opening in the first dielectric material layer can define an inside surface such that the inside surface extends along a portion of the first projection in substantial contact therewith. Accordingly, the first dielectric material layer can have a thickness extending in a direction perpendicular to the first face of the first thin element. The thickness can be about 20% to 50% of a height of the first conductive projection.


The base of the first conductive projection can have a periphery such that the second region of the first face is exposed outside of the periphery of the base of the first projection. This arrangement can further form a corner between the first face of the first thin element and the side wall of the first conductive element. The corner can be located along the outer periphery of the base of the first conductive element, and the first dielectric material layer can substantially cover the corner.


In a further embodiment, a second thin conductive element can be exposed on the second surface and can have a second face consisting of first and second regions. The second projection can further have a base that is connected to and covers the first region of the second thin element and defines a periphery and an end portion remote from the base. A second dielectric material layer can cover the second region of the second thin element. Further, the first mass can extend over a portion of the second conductive projection toward the second dielectric material layer.


A further embodiment of the present invention relates to a microelectronic assembly that includes a first surface and a first thin conductive element that is exposed on the first surface and has a face consisting of first and second regions. A first conductive projection is connected to and covers the first region of the first face and extends to an end remote therefrom. The conductive projection has a barrier formed along a portion thereof that has a first edge remote from the first thin conductive element. The assembly further includes a second face having a second conductive projection extending away therefrom. A first fusible metal mass connects the first conductive projection to the second conductive projection such that the first surface of the first face is oriented toward the second surface of the second substrate. The first mass extends along a portion of the first conductive projection to a location toward the first edge of the barrier, the barrier being disposed between the first thin element and the first metal mass. The barrier can be a surface-treatment layer formed in the first conductive projection. The surface-treatment layer can be formed by oxidation or can be a coating applied on a surface of the first conductive projection.


In a still further embodiment, the microelectronic assembly includes a first substrate having a first surface and a first thin conductive element exposed on the first surface and having a first face. A first conductive projection having a base connected to the first face extends to an end remote from the first face and defines a side wall between the base and the end. A dielectric material layer extends along the first surface of the first substrate and has a second surface and a third surface remote from the second surface. The dielectric material layer further has a first opening defining a periphery formed therein. A metal plating layer having a first portion extends along the end and at least a portion of the side wall of the first conductive projection. A second portion of the metal plating layer extends outwardly along a portion of the dielectric material layer and away from the first conductive projection. A first solder mass is formed over at least the first portion of the plating layer and extends toward the third surface.


A still further embodiment relates to microelectronic assembly including a substrate having a first surface, a plurality of first conductive pads exposed on the first surface and defining a face, and a plurality of first metal posts. Each metal post defines a base having an outer periphery and is connected to a respective one of the first conductive pads. Each metal post extends along a side wall from the base to ends remote from the first conductive pad. The assembly further includes a dielectric material layer having an inner surface, an outer surface, and a plurality of openings. The inner surface extends along the first surface of the substrate, the outer surface being remote from the substrate. Respective ones of the first metal posts project through the openings such that the dielectric material layer contacts at least the outside peripheries of the first metal posts. A plurality of fusible metal masses contact the ends of at least some of first metal posts and extend along side walls of the first metal posts towards the outer surface of the dielectric material layer. A microelectronic element is carried on the substrate and is electronically connected to at least some of the first conductive pads.


A still further embodiment relates to a microelectronic assembly including a first substrate having a first surface and a first thin conductive element having a first face and being exposed on the first surface. A first conductive projection having a base is connected to the first face and extends to an end remote from the first face. A side wall is defined between the base and the end. The assembly further includes a dielectric material layer having a second surface and a third surface remote from the second surface. The second surface extends along the first surface of the first substrate, and the dielectric material layer has a first opening with a periphery formed therein. A first solder mass is formed on the first conductive projection that extends along the end and a portion of the side wall to a location disposed between the base and the end. The first conductive projection extends through the first opening such that the periphery thereof contacts a portion of the side wall. The solder mass extends towards the third surface of the dielectric material layer.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 shows a stacked assembly of packaged microelectronic elements including an interconnect structure according to an embodiment of the present invention;



FIG. 2 shows a stacked assembly of packaged microelectronic elements including an interconnect structure according to another embodiment of the present invention;



FIG. 3 shows a chart illustrating characteristics of an interconnect structure according to the embodiment of FIG. 1 under a first condition;



FIG. 4 shows a chart illustrating characteristics of an interconnect structure according to the embodiment of FIG. 1 under a second condition;



FIG. 5 shows a chart illustrating characteristics of a prior-art interconnect structure under a first condition;



FIG. 6 shows a chart illustrating characteristics of the prior-art interconnect structure of FIG. 5 under a second condition;



FIG. 7 shows a component of an interconnect structure according to an alternative embodiment;



FIG. 8 shows a component of an interconnect structure according to a further alternative embodiment;



FIG. 9 shows a component of an interconnect structure according to an alternative embodiment;



FIG. 10 shows a component of an interconnect structure according to a further alternative; and



FIG. 11 shows a component of an interconnect structure including a deposited metal layer.





DETAILED DESCRIPTION

Turning now to the figures, where like numeric references are used for similar features, FIGS. 1 and 2 show stacked packages 10 of microelectronic subassemblies 12, 14. The microelectronic subassemblies are electronically and mechanically joined to each other by one or more interconnect structures 50 that include components that will be discussed further herein.


The stacked package 10 of FIG. 1 includes a lower assembly 12 and an upper assembly 14. It is noted that, as used herein, the terms upper and lower, along with any other terms that refer to direction or position such as horizontal or vertical, left or right, and the like, are made with reference to the Figures and to an exemplary mode of use. These terms are used for purposes of clarity in this description and are not limiting, as other positions and orientations would be understood by a person of ordinary skill in the art. Each of the lower 16 and upper 18 substrates have respective lower 20,24 and upper 22,26 surfaces. The upper surfaces 22,26 are generally parallel to their respective lower surfaces 20,24, and all surfaces 20,22,24,26 are generally planar. A thickness for each of the upper 14 and lower 12 substrates is defined between the respective upper 22,26 and lower 20,24 surfaces. This thickness can be substantially equal between upper 14 and lower 12 substrates or can vary. The thickness is generally less than the length and width of the substrates 12,14 by a factor sufficient to give the substrates 12,14 a substantially thin, wafer-like structure and falls within a range that is generally understood by those of ordinary skill in the art.


Each assembly 12,14 also includes a respective microelectronic element 30,32. Microelectronic element 30 is shown affixed to lower substrate 16 by flip-chip bonding, in which microelectronic element 30 is inverted such that its conductive contacts (not shown) face toward upper surface 22. The microelectronic element is then affixed to substrate 16 using conductive projections 34 that extend from its contacts and are bonded using solder masses 36 or another conductive bonding material to second conductive projections 38 formed on substrate 16. Other arrangements are possible for connecting microelectronic element 30 to substrate 16 including face-up mounting, in which the contacts on microelectronic element 30 face away from upper surface 26, adhesive is used to bond microelectronic element 30 to upper surface 26, and wire leads are used to electronically connect the contacts of microelectronic element 30 to conductive features, such as traces or pads, formed on substrate 16. Microelectronic element 32 is shown affixed to substrate 18 in a similar fashion, and can alternatively be attached as described above.


The interconnect structure 50 shown in FIG. 1 includes a conductive pad 52 having a face 54 exposed on upper surface 22 of substrate 16. The term “exposed at”, as used herein does not refer to any specific means of attachment for pad 52 onto substrate 16 or any relative position therebetween. Rather, it indicates that the electrically conductive structure is available for contact with a theoretical point moving in a direction perpendicular to the surface of the dielectric structure toward the surface of the dielectric structure from outside the dielectric structure. Thus, a terminal or other conductive structure which is exposed at a surface of a dielectric structure may project from such surface; may be flush with such surface; or may be recessed relative to such surface and exposed through a hole or depression in the dielectric. Pad 52 can be affixed to substrate 16 by forming pad by deposition or the like directly on surface 22, or it can be embedded within substrate 16 such that face 54 is flush with surface 22 or disposed at a height above or below the surface 22 so long as face 54 remains exposed on surface 22. In alternative embodiments, interconnect structure 50 can include a conductive trace or a portion of a conductive trace in addition to or substitution for a conductive pad 52.


A conductive pillar 56 is formed over a portion of face 54 of conductive pad 52. As can be seen in FIG. 1, the base 58 of pillar 56 covers a portion of face 54 and leaves another portion thereof, extending from the periphery of base 58, exposed on surface 22. Pillar 56 also defines an edge surface 60 extending away from base 58 to end 62 of pillar 56. Although a conductive pillar is shown in FIG. 1, alternative structures forming a conductive projection can be used, including a pin, a post or the like, as would be understood by a person of ordinary skill in the art.


Interconnect structure 50 further includes a contact pad 64 having a face 66 exposed on lower surface 24 of substrate 18. As with contact pad 52, pad 64 can be embedded in substrate 18 such that face 66 is flush with, above or beneath lower surface 24 so long as face 66 remains exposed thereon. Pad 64 can be connected to conductive features, such as traces or wires, formed on upper surface 26 of substrate 18 using a conductive via 68 formed through substrate 18. In an alternative embodiment, interconnect structure 50 can include a trace or a part of a trace exposed on lower surface 24 in place of pad 64.


A solder mass 70 is used to mechanically and electronically bond pillar 56 to pad 64. During formation and assembly of package 10 solder mass 70 can be formed initially on either pillar 56 or pad 64 and then reflowed when the assemblies 12, 14 are aligned together to allow solder mass 70 to affix to the other of pillar 56 or pad 64. Once in place in package 10, solder mass 70 forms an upper edge 72 and a lower edge 74. Each of upper edge 72 and lower edge 74 can form into a single line or point or a surface. As shown in FIG. 1, upper edge 72 is a surface that extends along a portion of surface 24 surrounding pad 64. Upper edge 72 can also form a surface that contacts pad 64 or a circular line that surrounds pad either in contact with surface 24 or remote therefrom, depending on the geometry of pad 64.


The structures and techniques disclosed herein can help reduce electromigration at an interface between pads and a solder mass connecting the pads. Electromigration can pose problems in areas where two or more metallic elements that are in contact with each other exhibit different diffusion rates. In such case, voids formation can occur in the bonding interface. That is, one metal can pull away from the other, forming a gap or opening therebetween.


The use of pillar 56, or another conductive projection, in interconnect structure 50 reduces the distance between the end 62 of pillar 56 and pad 64 along a line of electronic current traveling therebetween when compared to a structure including a solder mass connecting two opposite pads. Accordingly, the structure of FIG. 1, in which pillar 56 and pad 64 are both formed from copper, has been shown to be effective in reducing electromigration leading to void formation in a copper-solder-copper interconnect structure. When like metals are used in an electronic interconnect structure in which they are separated by a second metal, an inner-metallic compound, including the like metal, forms within the second metal. This inner-metallic compound will extend from one like metal structure toward the other like metal structure. Inner-metallic compound formation is a factor in reducing void formation due to electromigration because inter-metallic compounds have a slower rate of electromigration than solder. By decreasing the like-metal to like-metal distance within the structure, the inter-metallic compound can be formed extending from one like metal structure to the other like metal structure. In the example of FIG. 1, where pad 64 and pillar 56 are formed from copper and solder mass 70 includes tin, the inter-metallic compound can vary in ratio from, for example Cu3Sn to Cu3Sn5. Further, the interconnect structures shown herein can reduce the concentration gradient of the like metal throughout the interconnect structure, which has been shown to be a driving factor for reducing electromigration. The concentration gradient within a structure is the rate at which the concentration of, for example, the like metal changes spatially within a structure. The extension of post 56 into solder mass 70 increases the surface area of copper within the structure, which further increases the presence of inter-metallic compounds within the solder mass 70. The extension of this increased amount of inter-metallic compound can lower the rate of change in presence of copper within the structure, further reducing electromigration.


The graphs shown in FIGS. 3-6 illustrate the phenomenon described above. FIGS. 3 and 4 show the varying concentration of copper at a horizontal location in an interconnect structure similar to that of FIG. 1 throughout its vertical distance. As in the embodiment shown in FIGS. 1-2, the use of pillar 56, or another conductive projection, reduces the distance 92 between the end 62 of pillar 56 and pad 64. The graph shown corresponds to an interconnect structure 50 in which pads 52,64 and pillar 56 are made from copper and solder mass 70 is made from a solder compound containing tin. FIG. 3 shows the concentration of copper when the structure is at a temperature (T0) that occurs in absence of a current passing therethrough, which indicates an absence of copper within solder mass 70 under that temperature condition. FIG. 4 shows the concentration of copper throughout the same structure at an equilibrium temperature of the structure in presence of an electronic current. The graph of FIG. 4 shows the presence of a copper concentration within the solder mass 70 that is present due to inter-metallic compound formation. The inter-metallic compound is shown to extend from end 62 of pillar 56 to face 54 of pad 52. The concentration of copper along both the end and the face 54 also shows a substantial lack of void formation therealong. Further, the graph of FIG. 4 shows that the presence of pillar 56 can lower the rate of change in concentration of copper through the interconnect 50. The line representing concentration of copper changes direction abruptly, for example, in the area immediately within solder mass 70 just adjacent pad 64. Conversely, the change in direction of the line representing concentration of copper is much less drastic in the area of solder mass 70 adjacent pillar 56. It is noted that the graphs are merely exemplary of and, while illustrative of the behavior discussed herein, may not be to scale or exactly representative of the behavior of the specific structures shown in the Figures.


The graphs shown in FIGS. 5 and 6 show the concentration of copper through prior interconnect structures 150 having a solder mass 170 disposed between two contact pads 152 and 164 that are disposed on corresponding substrates 116, 118, in which the distance 190 between the pads 152,164 is substantially the same as the distance 90 between the pads 52,64 of FIGS. 3 and 4. FIG. 5 shows the concentration of copper within the structure at T0, indicating an absence of copper within solder mass 170 at that condition. FIG. 6 shows the concentration of copper within the structure at the equilibrium temperature and shows some copper concentration within solder mass 170 due to inter-metallic compound formation, but the concentration does not extend through solder mass 170. This results in formation of voids 186 resulting in facture.


Accordingly, the presence of a pillar 56 having an end 62 that extends into the solder mass 70 toward a like-metal structure on the other side of the solder mass, such as pad 64 can decrease the likelihood of void formation due to electromigration. This is particularly true in structures that extend through an overall distance 90 that is greater than the distance through which an inter-metallic compound can be expected to extend. In an embodiment where pillar 56 and pad 64 are formed from copper and the solder mass 70 includes tin, the distance 92 between end 62 and face 66 can be between about 10% and 50% of the distance 90. It is noted that while in FIG. 3, distance 90 is defined between lower surface 24 of substrate 18 and outer surface of dielectric layer 40, distance 90 is defined between the major surface of whatever type of structure surrounds pads 52,64.


In an embodiment, lower edge 74 forms a circular line or annular surface around a portion of the edge surface 60 of pillar 56, which extends into solder mass 70. Further, lower edge 74 is spaced apart from pad 52 such that solder mass 70 does not directly contact any portion of pad 52, including the portion that remains exposed around base 58 of pillar 56. A treatment can be applied to pillar 56, specifically to edge surface 60, near base 58 that can prevent solder mass 70 from wicking along edge surface 60 into contact with face 54 or pad 52. Such treatments can include oxidation or the like. Similarly a layer of material can be applied around edge surface 60 that is resistant to solder flow.


In a further embodiment, lower edge 74 of solder mass 70 is held away from face 54 of pad 52 by a dielectric layer 40 that extends over face 54 and into contact with at least a portion of edge surface 68 adjacent to base 58. In this embodiment, solder mass 70 is allowed to flow into contact with dielectric layer 40, including surface 42, such that lower edge 74 can extend therealong in a spaced-apart relationship with pad 52.


By keeping solder mass 70 away from pad 52, the likelihood of void formation due to electromigration can also be reduced. An interconnect structure of this type reduced electromigration by lowering the concentration of electronic current within solder mass 70. As shown in FIGS. 7 and 8, a current traveling through interconnect structure 50 moves diagonally along lines from a point on one end of the structure to a point on the other end of the structure that is substantially laterally opposite the point of origin. Turning first to FIG. 7, solder mass 270 extends between contact pads 252,264, which overlie substrates 216,218. Dielectric layer 240 overlies a portion of pad 252 and upper edge 272 of solder mass 270 is adjacent pad 264. In this configuration, current traveling from pad 252 in FIG. 7 will move along a path represented by line 296 that passes through solder mass 270 and back into pillar 256. The current then leaves pillar 256 and re-enters solder mass 270 before reaching pad 264. This path results in a current concentration in the portion of solder mass 270 near base 258 of pillar 256. Current concentration is another driving force behind electromigration that can cause void formation resulting in interconnect failure.


As shown in FIG. 8, by interposing dielectric layer 40 between lower edge 74 of solder mass 70 and the exposed pad 52, no current will travel out of pad 52. Rather the current will travel along a line 96 that only enters solder mass 70 once, shown in the interface between end 62 and solder mass 70. This can reduce the current concentration gradient by a factor of between about 1.25 and 1.75, which can, in turn reduce the likelihood of void formation. A similar path would be observed in a structure wherein solder mass 70 extends outwardly along a portion of dielectric layer 40 so long as solder mass 70 is held away from pad 52 by dielectric layer 40.


Dielectric layer 40 is shown in FIG. 1 as extending along a major portion of upper surface 22 of substrate 16. This portion includes all of upper surface 22 that is not penetrated by other contact elements. Alternatively, dielectric layer 40 can be formed in portions surrounding any pillars 56 used in interconnect structure 50, extending away therefrom through a distance sufficient to keep solder masses away from associated contact pads 52. In such an embodiment dielectric layer portions can be substantially the same size and shape as the contact pads or slightly larger, so as to reliably cover any otherwise exposed portions of the pads.


In an embodiment, dielectric layer 40 has a thickness 42 in the areas covering pads 52 such that the lower end 74 of solder mass 70 is kept spaced apart at a distance therefrom. This distance can include compensation for any tolerance in overall material thickness to ensure that no holes or gaps are present that lead to unintended exposure of face 54 of pad 52. The thickness 42 can be between about 10 μm and 30 μm. In such an embodiment, dielectric layer 40 will have a hole 44 or a plurality of holes 44 through which any interconnect pillars 56 extend. Holes 44 form an inner surface 46 that can contact a portion of edge surface 60 extending upwardly from base 58.


As shown in FIG. 11, a plating layer 488 can be applied over pillar 456 including end 462 and a portion of edge surface 460 exposed over dielectric layer 440. Plating layer 488 can help ensure a reliable interconnection between pillar 456 and solder mass (not shown).



FIG. 2 shows a stacked assembly 10 including a plurality of microelectronic subassemblies 12,14 having interconnect structures 50. The package 10 shown in FIG. 2 is substantially similar to that shown in FIG. 1, except that the interconnect structure 50 in the package 10 of FIG. 2 includes a conductive post 76 extending from face 66 of pad 64. Post includes base 78, affixed on face 66, and an edge surface 80 extending to an end 82 remote from face 66. A second dielectric layer 41 can be formed along lower surface 24 of substrate 18 covering any portion of face 66 and pad 64 exposed outside the periphery of base 78. As with dielectric layer 40, dielectric layer 41 keeps upper edge 72 of solder mass 70 from contacting pad 64, which reduces the current concentration of solder mass 70 near upper edge 72. This further reduces the likelihood of void formation within interconnect structure 50, as described above with respect to dielectric layer 40.



FIGS. 9 and 10 illustrate the reduction in current concentration within a solder mass included in an interconnect structure that results by keeping the solder mass out of contact with an associated conductive pad. FIG. 9 shows an interconnect structure 350 that includes a pad 352 with a pillar 356 formed thereon. A solder mass 370 attaches pillar 356 and pad 552 to an upper pad 364 at a substrate 318 and a post 376 formed thereon. Dielectric layer 340 overlies substrate 316, as well as a portion of contact pad 352. Current flow, represented by line 396, passes out of contact pad 352 and into solder mass 370, then passes back into pillar 356 and then back out into solder mass 370. The current flow (line 396) then passes into post 376 before passing back into solder mass 370 and, finally, into pad 364. This current path 396 results in increased current concentration within the solder mass 370 in the area of the upper edge 372 and lower edge 374 of solder mass 570. As shown in FIG. 10, inclusion of dielectric layers 40,41, prevents the current (line 96) from passing through solder mass 70 near the upper 72 or lower 74 edges thereof, reducing the current concentration gradient in each area by a factor of between about 1.25 and 1.75. This can lead to a reduced likelihood of interconnect failure due to void formation in the interface on each end of solder mass 70.


Additionally, the inclusion of post 76 in assembly 14 can further decrease the like-metal to like-metal distance within the interconnect structure 70, as described above with respect to FIG. 1. In the structure of FIG. 2, this distance is represented by the end-to-end distance 94. Distance 94 can lead to formation of an inter-metallic compound that extends from end 62 to end 82 when distance 94 is between about 10% and 30% of distance 90. Post 76 can, alternatively, be any conductive projection, such as a pillar, a pin, or the like. By including conductive projections on both assemblies 12,14, it is possible to achieve a connection that produces a reliable inter-metallic compound while achieving a finer pitch between adjacent interconnect structure 50 than would be possible using a pillar-to-pad arrangement, as shown in FIG. 1, while covering a greater overall distance 90. Further, by forming a dielectric layer 41 over pad 64, a lower current concentration is possible than with simply a pad 64 to which solder mass 70 is formed. By including post 76 in interconnect structure 50, the contribution of concentration gradient to electromigration can also be reduced further. In such a structure, the reduction in the rate of change of copper concentration interconnect 50 in the area of pillar 56 can also be achieved in the area of post 76, thereby removing any abrupt changes in copper concentration at both ends of solder mass 70.


The interconnect structures 50 shown in FIGS. 1 and 2, including dielectric layers 40,41 and their related structures can be used for other connection types beyond the stacked subassembly arrangement shown in FIGS. 1 and 2. For example, they can be used in flip-chip bonding (such as shown between microelectronic element 30 and substrate 16 in FIGS. 1 and 2), and in connecting a microelectronic subassembly, such as microelectronic subassembly 12, to another substrate, either in face-up or flip-chip bonding. Further, an assembly such as assembly 14 can further include an additional contact pad on upper surface 26 of substrate 18 having a pillar and dielectric layer formed thereon in the manner of pillar 56 and dielectric layer 40 to connect to an additional microelectronic assembly using an interconnect structure such as that shown in FIG. 1 or 2. This arrangement can be continued to attach further assemblies within a stacked package.


Although the invention herein has been described with reference to particular embodiments, it is to be understood that these embodiments are merely illustrative of the principles and applications of the present invention. It is therefore to be understood that numerous modifications may be made to the illustrative embodiments and that other arrangements may be devised without departing from the spirit and scope of the present invention as defined by the appended claims.

Claims
  • 1. A microelectronic assembly comprising: a first surface;a first thin conductive element exposed at the first surface and having a first face comprising first and second regions;a first conductive projection having a base connected to and covering the first region of the first face and extending to a first end remote therefrom, the first conductive projection further comprising a second end and an edge extending between the first and second ends;a first dielectric material layer covering the second region of the first thin conductive element and contacting at least the base of the first conductive projection;a first substrate having a second surface and a second conductive projection extending away from the second surface;a second thin conductive element exposed on the second surface of the substrate, the second thin conductive element having a second face comprising first and second regions, and wherein the second conductive projection has a base and an end remote from the base, the base defining a periphery and connected to and covering the first region of the second thin conductive element;a second dielectric material layer covering the second region of the second thin conductive element and contacting at least the base of the second conductive projection; anda first fusible metal mass extending between the first and second dielectric material layers and connecting the first conductive projection to the second conductive projection such that the first face is oriented toward the second surface, wherein the first fusible metal mass extends along a substantial portion of the edge of the first conductive projection towards the first dielectric material layer.
  • 2. The microelectronic assembly of claim 1, wherein the first surface is formed on a second substrate and the first substrate further has a microelectronic element affixed thereon.
  • 3. The microelectronic assembly of claim 1, wherein the first surface is formed on a second substrate further having a microelectronic element affixed thereon.
  • 4. The microelectronic assembly of claim 1, wherein the first fusible metal mass contacts the first dielectric material layer.
  • 5. The microelectronic assembly of claim 1, wherein the first dielectric material layer covers at least a portion of the first surface.
  • 6. The microelectronic assembly of claim 1, wherein the first end of the first conductive projection is spaced apart from the end of the second conductive projection at a first distance defining a gap therebetween, and wherein the metal mass extends within the gap.
  • 7. The microelectronic assembly of claim 6, wherein the first distance is between 10 and 30 μm.
  • 8. The microelectronic assembly of claim 1, further including a plurality of thin conductive elements exposed on the first surface, each having a face with first and second regions, and a plurality of first conductive projections, each connected to the first region of the first face of a respective one of the plurality of thin conductive elements and extending to a first end remote therefrom and a plurality of second conductive projections, each extending away from the second surface; wherein the first dielectric material layer covers the second regions of the thin conductive elements and a plurality of first fusible metal masses connect respective ones of the first projections to respective ones of the second projections, wherein each respective first fusible metal mass extends over a portion of each respective first conductive projection toward the first dielectric layer.
  • 9. The microelectronic assembly of claim 1, further comprising a first opening in the first dielectric material layer defining an inside surface, and wherein the inside surface extends along a portion of the first conductive projection in substantial contact therewith.
  • 10. The microelectronic assembly of claim 9, wherein the first dielectric material layer has a thickness extending in a direction perpendicular to the first face of the first thin conductive element, and wherein the thickness is between about 10 μm and 30 μm.
  • 11. The microelectronic assembly of claim 9, wherein the first dielectric material layer has a thickness extending in a direction perpendicular to the first face of the first thin conductive element, and wherein the thickness is about 20% to 50% of a height of the first conductive projection.
  • 12. The microelectronic assembly of claim 1, wherein the base of the first conductive projection has a periphery, wherein the second region of the first face is exposed outside of the periphery of the base of the first conductive projection.
  • 13. The microelectronic assembly of claim 12, wherein the first conductive projection defines a side wall, the side wall being substantially straight along a cross-sectional profile thereof.
  • 14. The microelectronic assembly of claim 13, wherein a corner is formed between the first face of the first thin conductive element and the side wall of the first thin conductive element, the corner being located along an outer periphery of the base of the first thin conductive element, and wherein the first dielectric material layer substantially covers the corner.
  • 15. The microelectronic assembly of claim 12, wherein the base of the first conductive projection includes a substantially straight portion extending from the first end and a transition portion extending from an outer periphery of the base, the transition portion being substantially arcuate along a cross-sectional profile thereof, and wherein the first dielectric material layer substantially covers the transition portion.
  • 16. The microelectronic assembly of claim 12, wherein the base of the first conductive projection is connected to the first thin conductive element by a layer of conductive metal, the layer of conductive metal having an outside surface substantially aligned with an outer periphery of the base of the first conductive projection, and wherein the first dielectric material layer substantially covers the outside surface of the layer of conductive metal.
  • 17. The microelectronic assembly of claim 1, wherein the first fusible metal mass extends over a portion of the second conductive projection toward the second dielectric material layer.
  • 18. The microelectronic assembly of claim 1, wherein the first conductive projection defines a side wall, and wherein a deposited metal layer is formed over the first end of the first conductive projection and at least a portion of the side wall thereof.
  • 19. The microelectronic assembly of claim 18, wherein the first dielectric material layer includes an outer surface substantially parallel to the first surface, and the deposited metal layer is further formed with a portion thereof extending outwardly along the outer surface and away from the first conductive projection.
  • 20. The microelectronic assembly of claim 1, wherein the first thin conductive element is a substantially circular pad.
  • 21. The microelectronic assembly of claim 20, further comprising conductive traces formed on the first substrate and extending from the pad.
  • 22. The microelectronic assembly of claim 1, wherein the edge of the first conductive projection tapers continuously inward from the base to the first end thereof.
  • 23. The microelectronic assembly of claim 22, wherein the first fusible metal mass extends along the taper of the first conductive projection.
  • 24. The microelectronic assembly of claim 1, wherein the first conductive projection is frustoconical in shape.
  • 25. The microelectronic assembly of claim 1, wherein the second conductive projection extends toward the first face of the first thin conductive element.
  • 26. The microelectronic assembly of claim 25, wherein the end of the second conductive projection faces the first end of the first conductive projection.
  • 27. The microelectronic assembly of claim 1, wherein the first fusible metal mass contacts the first and second conductive projections.
US Referenced Citations (218)
Number Name Date Kind
3214827 Phohofsky Nov 1965 A
3766439 Isaacson Oct 1973 A
3775844 Parks Dec 1973 A
3873889 Leyba Mar 1975 A
4225900 Ciccio et al. Sep 1980 A
4567543 Miniet Jan 1986 A
4576543 Kuchyt et al. Mar 1986 A
4695870 Patraw Sep 1987 A
4716049 Patraw Dec 1987 A
4781601 Kuhl et al. Nov 1988 A
4804132 DiFrancesco Feb 1989 A
4902600 Tamagawa et al. Feb 1990 A
4924353 Patraw May 1990 A
4941033 Kishida Jul 1990 A
4975079 Beaman et al. Dec 1990 A
4982265 Watanabe et al. Jan 1991 A
4991290 MacKay Feb 1991 A
5046238 Daigle et al. Sep 1991 A
5068714 Seipler Nov 1991 A
5083697 Difrancesco Jan 1992 A
5116459 Kordus et al. May 1992 A
5117282 Salatino May 1992 A
5138438 Masayuki et al. Aug 1992 A
5148265 Khandros et al. Sep 1992 A
5148266 Khandros et al. Sep 1992 A
5172303 Bernardoni et al. Dec 1992 A
5189505 Bartelink Feb 1993 A
5196726 Nishiguchi et al. Mar 1993 A
5198888 Sugano et al. Mar 1993 A
5214308 Nishiguchi et al. May 1993 A
5220448 Vogel et al. Jun 1993 A
5220488 Denes Jun 1993 A
5222014 Lin Jun 1993 A
5224023 Smith et al. Jun 1993 A
5247423 Lin et al. Sep 1993 A
5281852 Normington Jan 1994 A
5313416 Kimura May 1994 A
5324892 Granier et al. Jun 1994 A
5334804 Love et al. Aug 1994 A
5334875 Sugano et al. Aug 1994 A
5345205 Kornrumpf Sep 1994 A
5347159 Khandros et al. Sep 1994 A
5390844 Distefano et al. Feb 1995 A
5394303 Yamaji Feb 1995 A
5397916 Normington Mar 1995 A
5397997 Tuckerman et al. Mar 1995 A
5398863 Grube et al. Mar 1995 A
5409865 Karnezos Apr 1995 A
5422435 Takiar et al. Jun 1995 A
5426563 Moresco et al. Jun 1995 A
5440171 Miyano et al. Aug 1995 A
5448511 Paurus et al. Sep 1995 A
5454160 Nickel Oct 1995 A
5455390 DiStefano et al. Oct 1995 A
5455740 Burns Oct 1995 A
5479318 Burns Dec 1995 A
5489749 DiStefano Feb 1996 A
5491302 Distefano et al. Feb 1996 A
5518964 DiStefano et al. May 1996 A
5536909 DiStefano et al. Jul 1996 A
5552963 Burns Sep 1996 A
5587342 Lin et al. Dec 1996 A
5615824 Fjelstad et al. Apr 1997 A
5640052 Tsukamoto Jun 1997 A
5646446 Nicewarner, Jr. et al. Jul 1997 A
5656550 Tsuji et al. Aug 1997 A
5659952 Kovac et al. Aug 1997 A
5679977 Khandros et al. Oct 1997 A
5689091 Hamzehdoost et al. Nov 1997 A
5717556 Yanagida Feb 1998 A
5731709 Pastore et al. Mar 1998 A
5739585 Akram et al. Apr 1998 A
5762845 Crumly Jun 1998 A
5776797 Nicewarner, Jr. et al. Jul 1998 A
5777386 Higashi et al. Jul 1998 A
5786271 Ohida et al. Jul 1998 A
5789279 Crema Aug 1998 A
5789815 Tessier et al. Aug 1998 A
5798286 Faraci et al. Aug 1998 A
5802699 Fjelstad et al. Sep 1998 A
5805422 Otake et al. Sep 1998 A
5811982 Beaman et al. Sep 1998 A
5854507 Miremadi et al. Dec 1998 A
5861666 Bellaar Jan 1999 A
5956234 Mueller Sep 1999 A
5973391 Bischoff et al. Oct 1999 A
5980270 Fjelstad et al. Nov 1999 A
5985692 Poenisch et al. Nov 1999 A
6001671 Fjelstad Dec 1999 A
6032359 Carroll Mar 2000 A
6052287 Palmer et al. Apr 2000 A
6054756 DiStefano et al. Apr 2000 A
6059984 Cohen et al. May 2000 A
6061245 Ingraham et al. May 2000 A
6157075 Karavakis et al. Dec 2000 A
6175159 Sasaki et al. Jan 2001 B1
6177636 Fjelstad Jan 2001 B1
6202297 Faraci et al. Mar 2001 B1
6216941 Yokoyama et al. Apr 2001 B1
6217972 Beroz et al. Apr 2001 B1
6218302 Braeckelmann et al. Apr 2001 B1
6229220 Saitoh et al. May 2001 B1
6235996 Farooq et al. May 2001 B1
6258625 Brofman et al. Jul 2001 B1
6300679 Mukerji et al. Oct 2001 B1
6307260 Smith et al. Oct 2001 B1
6322903 Siniaguine et al. Nov 2001 B1
6329594 Sturcken Dec 2001 B1
6332270 Beaman et al. Dec 2001 B2
6335571 Capote et al. Jan 2002 B1
6358627 Benenati et al. Mar 2002 B2
6362525 Rahim Mar 2002 B1
6455785 Sakurai et al. Sep 2002 B1
6458411 Goossen et al. Oct 2002 B1
6495914 Sekine et al. Dec 2002 B1
6514847 Ohsawa et al. Feb 2003 B1
6515355 Jiang et al. Feb 2003 B1
6522018 Tay et al. Feb 2003 B1
6545228 Hashimoto Apr 2003 B2
6550666 Chew et al. Apr 2003 B2
6555918 Masuda et al. Apr 2003 B2
6560117 Moon May 2003 B2
6578754 Tung Jun 2003 B1
6589870 Katoh et al. Jul 2003 B1
6624653 Cram Sep 2003 B1
6647310 Yi et al. Nov 2003 B1
6648213 Patterson et al. Nov 2003 B1
6664637 Jimarez et al. Dec 2003 B2
6681982 Tung Jan 2004 B2
6734539 Degani et al. May 2004 B2
6734556 Shibata May 2004 B2
6767819 Lutz Jul 2004 B2
6782610 Iijima et al. Aug 2004 B1
6815252 Pendse Nov 2004 B2
6822336 Kurita Nov 2004 B2
6852564 Ohuchi et al. Feb 2005 B2
6869750 Zhang et al. Mar 2005 B2
6870274 Huang et al. Mar 2005 B2
6875638 Uchida et al. Apr 2005 B2
6888255 Murtuza et al. May 2005 B2
6902869 Appelt et al. Jun 2005 B2
6906418 Hiatt et al. Jun 2005 B2
6956165 Hata et al. Oct 2005 B1
6965166 Hikita et al. Nov 2005 B2
6992379 Alcoe et al. Jan 2006 B2
6995044 Yoneda et al. Feb 2006 B2
6995469 Hatakeyama Feb 2006 B2
7043831 Farnworth et al. May 2006 B1
7115495 Wark et al. Oct 2006 B2
7125789 Tellkamp et al. Oct 2006 B2
7183190 Saijo et al. Feb 2007 B2
7214887 Higashida et al. May 2007 B2
7361285 Kim Apr 2008 B2
7382049 Ho et al. Jun 2008 B2
7569935 Fan Aug 2009 B1
7598613 Tanida et al. Oct 2009 B2
7745943 Haba et al. Jun 2010 B2
7829265 Kitada et al. Nov 2010 B2
8115310 Masumoto et al. Feb 2012 B2
8330272 Haba Dec 2012 B2
20010008309 Iijima et al. Jul 2001 A1
20020056906 Kajiwara et al. May 2002 A1
20020074641 Towle et al. Jun 2002 A1
20020090756 Tago et al. Jul 2002 A1
20020125571 Corisis et al. Sep 2002 A1
20020153602 Tay et al. Oct 2002 A1
20020155661 Massingill et al. Oct 2002 A1
20020185735 Sakurai et al. Dec 2002 A1
20030001286 Kajiwara et al. Jan 2003 A1
20030019568 Liu et al. Jan 2003 A1
20030075791 Shibata Apr 2003 A1
20030094700 Aiba et al. May 2003 A1
20030107118 Pflughaupt et al. Jun 2003 A1
20030127734 Lee et al. Jul 2003 A1
20030132518 Castro Jul 2003 A1
20030164540 Lee et al. Sep 2003 A1
20030189260 Tong et al. Oct 2003 A1
20030234453 Liu et al. Dec 2003 A1
20040031972 Pflughaupt et al. Feb 2004 A1
20040087057 Wang et al. May 2004 A1
20040126927 Lin et al. Jul 2004 A1
20040132533 Leifer Jul 2004 A1
20040135243 Aoyagi Jul 2004 A1
20040155358 Iijima Aug 2004 A1
20040201096 Iijima et al. Oct 2004 A1
20040232533 Hatakeyama Nov 2004 A1
20040245213 Fukase et al. Dec 2004 A1
20040262778 Hua Dec 2004 A1
20050097727 Iijima et al. May 2005 A1
20050101136 Mori May 2005 A1
20050116326 Haba et al. Jun 2005 A1
20050124091 Fukase et al. Jun 2005 A1
20050194695 Lin et al. Sep 2005 A1
20050284658 Kubota et al. Dec 2005 A1
20050285246 Haba et al. Dec 2005 A1
20060091538 Kabadi May 2006 A1
20060138647 Crisp et al. Jun 2006 A1
20060220259 Chen et al. Oct 2006 A1
20070017090 Sakai et al. Jan 2007 A1
20070045869 Ho et al. Mar 2007 A1
20070141750 Iwasaki et al. Jun 2007 A1
20070164447 Ho et al. Jul 2007 A1
20070209199 Iijima et al. Sep 2007 A1
20070230153 Tanida et al. Oct 2007 A1
20080003402 Haba et al. Jan 2008 A1
20080067661 Kawabata Mar 2008 A1
20090002964 Haba Jan 2009 A1
20090091024 Zeng et al. Apr 2009 A1
20090115047 Haba et al. May 2009 A1
20090121348 Chang May 2009 A1
20090146303 Kwon Jun 2009 A1
20090148594 Moran et al. Jun 2009 A1
20090188706 Endo Jul 2009 A1
20090243095 Fujita et al. Oct 2009 A1
20090302466 Shoji et al. Dec 2009 A1
20100044860 Haba et al. Feb 2010 A1
20110074027 Kwon Mar 2011 A1
20130099376 Haba Apr 2013 A1
Foreign Referenced Citations (37)
Number Date Country
1244037 Feb 2000 CN
102006006825 Aug 2007 DE
0615283 Sep 1994 EP
1091406 Apr 2001 EP
1255295 Nov 2002 EP
1387402 Feb 2004 EP
1471570 Oct 2004 EP
1602749 Dec 2005 EP
62117346 May 1987 JP
06268015 Sep 1994 JP
7211722 Aug 1995 JP
08031835 Feb 1996 JP
11097576 Apr 1999 JP
2000100869 Apr 2000 JP
2000277649 Oct 2000 JP
2001244365 Sep 2001 JP
2002016096 Jan 2002 JP
2002124548 Apr 2002 JP
2002261204 Sep 2002 JP
2002-313996 Oct 2002 JP
2003007768 Jan 2003 JP
2004221450 Aug 2004 JP
2004342802 Dec 2004 JP
2005026645 Jan 2005 JP
2005032964 Feb 2005 JP
2005123547 May 2005 JP
2005216696 Aug 2005 JP
2005243761 Sep 2005 JP
2006005322 Jan 2006 JP
2007023338 Feb 2007 JP
2007242900 Sep 2007 JP
0141207 Jun 2001 WO
2005122706 Dec 2005 WO
2006004672 Jan 2006 WO
2006057097 Jun 2006 WO
2009023283 Feb 2009 WO
2009045371 Apr 2009 WO
Non-Patent Literature Citations (56)
Entry
Printout from Merriam-Webster, Definition of Pad, printed on Feb. 25, 2013.
Supplementary Partial European Search Report for Application No. EP 08835829 dated Feb. 21, 2012.
Extended European Search Report for Application No. EP 08835829.6 dated Feb. 28, 2012.
Chinese Office Action for Application No. 2008801177143 dated Jul. 18, 2012.
International Search Report for Application No. PCT/US2011/063953 dated Mar. 29, 2012.
Japanese Office Action for Application No. 2010-526972 dated Jan. 25, 2013.
Chinese Office Action for Application No. 200880117714.3 dated Jan. 29, 2013.
Yamada H et al., “A fine pitch and high aspect ratio bump array for flip-chip interconnection”, Proceedings of the International Electronic Manufacturing Technology Symposium, Baltimore, USA, Sep. 28-30, 1992, New York, USA, IEEE, vol. SYMP. 13, Sep. 28, 1992, pp. 288-292, XP010259441.
Yamada H et al., “A fine pitch and high aspect ratio bump fabrication process for flip-chip interconnection”, Proceedings of the Electronic Manufacturing Technology Symposium, Omiya, Japan, Dec. 4-6, 1995, New York, USA, IEEE, Dec. 4, 1995, pp. 121-124, XP010195564.
Partial European Search Report for Application No. EP13164353 dated Aug. 7, 2013.
Non-Final Office Action dated Feb. 29, 2012, filed in U.S. Appl. No. 12/965,172.
Amendment to Non-Final Office Action dated Jul. 30, 2012, filed in U.S. Appl. No. 12/965,172.
Final Office Action dated Aug. 27, 2012, filed in U.S. Appl. No. 12/965,172.
Amendment to Final Office Action dated Feb. 27, 2013, filed in U.S. Appl. No. 12/965,172.
Non-Final Office Action dated Jul. 10, 2013, filed in U.S. Appl. No. 12/965,172.
Chinese Office Action for Application No. 200980141969.8 dated Jan. 28, 2013.
Choubey A; Hao Yu; Osterman M; Pecht M; Fu Yun; Li Yonghong; Xu Ming: “Intermetallics Characterization of lead-free solder joints under isothermal aging” Journal of Electronic Materials, vol. 37, No. 8, May 28, 2008, pp. 1130-1138, XP002555807.
Co-Pending U.S. Appl. No. 11/166,982, Amendment dated Jun. 23, 2008.
Co-Pending U.S. Appl. No. 11/166,982, Non-final Rejection dated Mar. 21, 2008.
Co-Pending U.S. Appl. No. 11/717,587, US Final Office Action dated Mar. 16, 2011.
Co-Pending U.S. Appl. No. 11/717,587, Amendment dated Sep. 16, 2011.
EP Report for Application No. 11740758.5 dated Nov. 27, 2013.
Extended European Search Report for Application No. 131064353.8 dated Feb. 7, 2014.
International Search Report and Written Opinion for Application No. PCT/US2011/043152, dated Dec. 9, 2011.
International Search Report and Written Opinion, PCT/US2009/004694, mailed Dec. 7, 2009.
International Search Report, PCT/US2008/03473 dated Sep. 15, 2008.
Japanese Office Action for Application No. 2007-518347 dated Nov. 2, 2012.
Korean Office Action for Application No. 10-2011-7006476 dated May 30, 2012.
Neo-Manhattan Technology, A Novel HDI Manufacturing Process, “High-Density Interconnects for Advanced Flex Substrates & 3-D Package Stacking,” IPC Flex & Chips Symposium, Tempe, AZ, Feb. 11-12, 2003.
North Corporation, “Processed Intra-layer Interconnection Material for PWBs [Etched Copper Bump with Copper Foil],” NMBITM, Version 2001.6.
Office Action for Chinese Application No. 200980141969.8 dated Dec. 18, 2013.
Office Action from Japanese Application No. 2007-518347 dated Feb. 1, 2011.
Office Action from Taiwan Application No. 100124338 dated Dec. 6, 2013.
Amendment to Non-Final Office Action dated Dec. 10, 2013, filed in U.S. Appl. No. 12/965,172, filed Dec. 10, 2010.
Japanese Office Action for Application No. 2010-526972 dated Apr. 8, 2014.
Supplemental Amendment dated Jan. 7, 2014, filed in U.S. Appl. No. 12/965,172, filed Dec. 10, 2010.
International Search Report, PCT/US2008/011271, dated Mar. 27, 2009.
U.S. Appl. No. 12/965,172, (Publication Date: Mar. 31, 2011).
Non-Final Office Action dated Dec. 21, 2011, filed in U.S. Appl. No. 12/462,208.
Amendment to Non-Final Office Action dated May 21, 2012, filed in U.S. Appl. No. 12/462,208.
Final Rejection dated Sep. 13, 2012, filed in U.S. Appl. No. 12/462,208.
Amendment Accompanying RCE dated Mar. 13, 2013, filed in U.S. Appl. No. 12/462,208.
Non-Final Office Action dated Apr. 8, 2013, filed in U.S. Appl. No. 12/462,208.
Amendment to Non-Final Office Action dated Aug. 8, 2013, filed in U.S. Appl. No. 12/462,208.
Final Rejection dated Nov. 22, 2013, filed in U.S. Appl. No. 12/462,208.
Non-Final Office Action dated Mar. 28, 2014, filed in U.S. Appl. No. 12/462,208.
Amendment Submitted with RCE dated Feb. 24, 2014, filed in U.S. Appl. No. 12/462,208.
U.S. Appl. No. 60/508,970, filed Oct. 6, 2003.
U.S. Appl. No. 60/633,210, filed Dec. 30, 2003.
U.S. Appl. No. 60/533,393, filed Dec. 30, 2003.
Chinese Office Action for Application No. 200880011888.1 dated Feb. 18, 2014.
Non-Final Office Action dated Dec. 16, 2011, filed in U.S. Appl. No. 12/317,707.
Amendment to Non-Final Office Action dated May 16, 2012, filed in U.S. Appl. No. 12/317,707.
Final Office Action dated Mar. 28, 2014 filed for U.S. Appl. No. 13/795,473.
Non Final Office Action dated Dec. 5, 2013 filed for U.S. Appl. No. 13/795,473.
Amendment to Non Final Office Action dated Mar. 4, 2014 filed for U.S. Appl. No. 13/795,473.
Related Publications (1)
Number Date Country
20120145442 A1 Jun 2012 US