This application claims priority to German Patent Application 10 2005 056 569.7 which was filed Nov. 25, 2005, and is incorporated herein by reference.
The invention relates to an intermediate connection for flip chip in packages.
In the case of such flip chip in packages (FCIP), the electrical connections between the contacts on the chip and the contact pads on the substrate are established by connecting elements in the form of solder bumps of a metal alloy (for example SnPb) by means of soldering. However, these quite rigid connecting elements do not ensure adequate mechanical connection between the chip and the substrate. For this reason, the gap between the chip and the substrate must be additionally filled with an adhesive (underfiller/underfilling material), in order that a good mechanical connection and adequate reliability in the temperature cycle test (TC −55/+125° C.) are ensured.
If the gap between the chip and the substrate is not underfilled, the different coefficients of thermal expansion (CTE) between the chip and the substrate cause such thermomechanical stresses in the solder bumps that the rigid soldered connection ruptures. This can be avoided by the underfiller, which generally has a high modulus of elasticity, which must typically be about 7-12 GPa, in order that the entire structure comprising the chip, connecting elements (solder bumps) and the substrate are rigidly connected to one another.
This solid connection is necessary in particular in the case of lead-free solder bumps, for example, of SnAg, SnAgCu, etc., since the solder bumps are less flexible than the conventional PbSn solder bumps. The modulus of elasticity is much higher for SinAg than it is for PbSn. Furthermore, the difference in the CTE between Pb-free solder bumps and the underfiller is greater than in the case of lead-containing eutectic solder bumps. The CTE in the case of Pb-free solder bumps of SnAg is ˜20-22 ppm, in the case of an underfiller ˜30-40 ppm and in the case of a lead-containing solder bumps of SnPb ˜24-28 ppm. This also leads to higher stresses at the interface between the underfiller and the low-k dielectric on the chip. A dielectric material is referred to as a low-k dielectric if it has a lower dielectric constant than the other insulating layers (SiO2, Si3N4) that are used as intermediate layers for chip wiring interposers.
In the case of chips with a low-k dielectric, underfillers with a high modulus of elasticity often result in failures on account of damage (ruptures, delamination) in the low-k intermetallic dielectrics. The low-k layers cannot absorb the thermodynamic stresses transmitted from the rigid underfiller (also referred to as peeling stress) and come away. Flip chip in packages, comprising Pb-free connecting elements (solder bumps) and chips with a low-k dielectric, and optionally Cu metallization, cannot be reliably realized with the connecting technologies known from the prior art.
A solution to the problem is necessary, since, apart from improving the electrical properties, i.e., the parasitic characteristics R, L, C, by exchanging SiO2 or SiNx, Al2O3, etc., as the dielectric for low-k materials such as black diamond and by exchanging wire bonding for flip chip connections, at the same time environmentally friendly production technologies are required, as a result of which lead-containing solder bumps (SnPb) must be replaced by lead-free solder bumps (SnAg, SnAgCu).
In the meantime, elastic bumps have also become known for use as connecting elements, but can only be used to a pitch of about 250 μm. Examples of such connecting elements are given in German Patent Nos. DE 102 41 589 A1, DE 102 58 093 B3 and DE 103 18 074 A1, and corresponding U.S. counterparts U.S. Pat. No. 6,919,264, and U.S. Patent Publication Nos. 2004/0135252 and 2004/4259290, each of which are incorporated herein by reference. With a pitch of 100 μm, for example, these connecting elements are not suitable because of the smaller dimensions that are then necessary and the resultant smaller contact areas, and consequently overall lower strength of the connection.
Furthermore, prefabricated polymer balls with a metal coating (polymer core solder balls), with which chips can be mounted on printed circuit boards, have also become known as a replacement for solder balls. The handling and mounting of such coated polymer balls is very laborious and they cannot be used with a pitch of 100 μm or less.
In one aspect, the invention provides an intermediate connection for flip chip in packages in which the difficulties of the prior art are reliably overcome.
In one embodiment, the invention uses flexible elevations (polymer pillar bumps) as a Pb-free connecting element for the flip chip connection between the chip and the substrate and a correspondingly adapted underfiller. The modulus of elasticity in the underfiller can be reduced, whereby transmission of the thermomechanical stresses to the low-k layer can be prevented.
The flexible elevations with a pitch of about 100 μm in a height range of between 30 and 120 μm and a diameter of 20-80 μm can be produced by various methods, such as printing (screen printing or jet printing), photolithographic patterning, molding, P & P (pickup and place) prefabricated structures and other suitable methods.
As materials, polymer materials, such as polyimide, silicone, SU8 and other materials with a modulus of elasticity in the range <1-5 GPa come into consideration. SU8 is a high-contrast photoresist based on epoxy resin. The flexible elevation (polymer pillar bump) is subsequently coated fully or partly with a metal layer, for example by sputtering, electroplating or currentless coating or some other suitable method. The metallization on the flexible elevation with a thickness of around 3-5 μm in this case establishes the electrical connection with at least one pad of the chip.
The patterning of the metal layer on the elevation may in this case take place for example by means of an ED-resist (electrophoretic photoresist) process. Optionally, the metal layer may also be partly covered by a further top layer, which acts as a solder resist layer. This top layer may be created by wet-chemical methods (spray painting, ED-resist, etc.) or else by means of CVD methods.
The upper side of the flexible elevation may also be additionally provided with a solder depot, which can be produced electrochemically (electroplating) or by a printing process. The volume of solder is in this case generally much less than the volume of the flexible elevation.
Alternatively, the flexible elevations may also consist of polymer materials made conductive with conductive particles.
It is preferred for the flexible elevation also to be formed as a conically tapering truncated cone, facilitating the subsequent metallization and patterning.
Furthermore, the modulus of elasticity of the flexible elevation and of the underfiller are made to match one another in such a way as to compensate for the different CTE between the substrate and the chip without the transmitted stress at the interface between the underfiller and the low-k layer damaging the latter and, at the same time, the flexible elevation being flexible enough that no bump cracks occur.
The invention is to be explained in more detail below on the basis of an exemplary embodiment. In the associated figures of the drawing:
The following list of reference symbols can be used in conjunction with the figures:
2 flexible elevation/polymer pillar bump 9 substrate
In
To realize an adequately solid connection between the chip 1 and the substrate 9, the intermediate space between the two elements and between the flexible elevations 2 is filled with an underfiller 12 (underfilling material). The modulus of elasticity of the underfiller 12 should be below about 5 GPa and the modulus of elasticity of the flexible elevation should be between I and 5 GPa, typically between 1 and 2 GPa. It is important for the invention that the elastic elevations 2 have a substantially frustoconical form and that the moduli of elasticity of the components to be joined to one another, including the low-k layer, are made to match one another.
The process flow for producing the flexible elevations and the final assembly to form a flip chip in package is schematically represented in
Firstly, the chip 1 is passivated with a passivation layer 3, leaving the pads 6 free (the pads are shown in
Subsequently, the flexible elevations 2 are at least partly metallized and electrically connected to the pad 6 belonging to the respective flexible elevation 2 by means of a wiring interposer. For the metallization with a layer thickness of 3-5 μm, various methods are available, such as sputtering of the seed layer, ED-photoresist plating with subsequent polylithographic patterning and subsequent electroplating of the wiring interposer/metallization.
After that, the solder resist layer 7 is applied to the chip 1, or at least to the metallization, by spray coating or patterning by means of photolithography with subsequent curing of the solder resist layer, for example in an annealing process. In this case, the tip of the flexible elevation 2 (the upper surface of the truncated cone) must of course be kept free of solder resist (
Represented in
Number | Date | Country | Kind |
---|---|---|---|
10 2005 056 569.7 | Nov 2005 | DE | national |