Claims
- 1. low-pin-count chip package comprising:a semiconductor chip; a plurality of connection pads arranged about a periphery of the semiconductor chip wherein the connection pads have a concave profile; a metal coating on an upper surface of the connection pads; the semiconductor chip has a plurality of bonding pads electrically coupled to the connection pads; a package body formed over the semiconductor chip and the connection pads in a manner that a lower surface of the connection pads is exposed through the package body; and a metal flash on the lower surface of the connection pads exposed from the package body.
- 2. The low-pin-count chip package as claimed in claim 1, wherein the metal flash comprises a layer of nickel covering the lower surface of the connection pads, and a layer of metal selected from the group consisted of gold and palladium covering the nickel layer.
- 3. The low-pin-count chip package as claimed in claim 1, wherein the metal coating comprising a layer of nickel covering the upper surface of the connection pads, and a layer of metal selected from the group consisted of gold and palladium covering the nickel layer.
- 4. A low-pin-count chip package comprising:a die pad and a plurality of connection pads arranged about a periphery of the die pad wherein the die pad and the connection pads have a concave profile; a semiconductor chip disposed on the die pad; a metal coating on an upper surface of the die pad and the connection pads; the semiconductor chip has a plurality of bonding pads electrically coupled to the connection pads; a package body formed over the semiconductor chip and the connection pads in a manner that the lower surfaces of the die pad and the connection pads are exposed through the package body; and a metal flash on a lower surface of the die pad and the connection pads exposed from the package body.
- 5. The low-pin-count chip package as claimed in claim 4, wherein the metal flash comprises a layer of nickel covering the lower surface of the connection pads, and a layer of metal selected from the group consisted of gold and palladium covering the nickel layer.
- 6. The low-pin-count chip package as claimed in claim 4, wherein the metal coating comprising a layer of nickel covering the upper surface of the connection pads, and a layer of metal selected from the group consisted of gold and palladium covering the nickel layer.
- 7. The low-pin-count chip package as claimed in claim 1, wherein the connection pads have a thickness in the range of from about 2 mils to about 20 mils.
- 8. The low-pin-count chip package as claimed in claim 7, wherein the connection pads have a thickness in the range of from about 2 mils to about 5 mils.
- 9. The low-pin-count chip package as claimed in claim 4, wherein the connection pads and the die pad have a thickness in the range of from about 2 mils to about 20 mils.
- 10. The low-pin-count chip package as claimed in claim 9, wherein the connection pads and the die pad have a thickness in the range of from about 2 mils to about 5 mils.
Parent Case Info
This application is a divisional of application Ser. No. 09/492,819 filed Jan. 28, 2000 now U.S. Pat. No. 6,261,864.
US Referenced Citations (7)
Non-Patent Literature Citations (1)
Entry |
R.O.C. Publication No. 348306, dated Nov. 7, 1985, entitled Device Having Resin Package And Method Of Producing The Same (English Abstract) |