Method and apparatus for forming an integrated circuit electrode having a reduced contact area

Abstract
A method and an apparatus for manufacturing a memory cell having a non-volatile resistive memory element with a limited size active area. The method comprises a first step of providing a dielectric volume and forming a plug opening within the dielectric volume. A recessed plug of a conductive material is then formed within a lower portion of the opening and a dielectric spacer is formed along the sidewalls of an upper portion of the opening. The spacer is cylindrical and has a central hole. A contact plug is subsequently formed within the central hole, the contact plug electrically coupled to the recessed plug. The contact plug can include a memory element or an additional memory element can be applied over the contact plug.
Description
BACKGROUND OF THE INVENTION

The present invention relates generally to the use of electrodes in semiconductor devices, and more particularly relates to the formation of small electrodes having reduced contact areas which may be utilized, for example, in semiconductor memory devices. More specifically, the present invention relates to the manufacture of a small-sized electrode such as is useful to control the size of the active area of a chalcogenide resistive element in a memory cell of a chalcogenide memory device.


Electrodes are used in a variety of integrated circuit devices. In certain devices, such as memory devices, the ability to efficiently manufacture small electrodes is crucial in maximizing the performance and cost-efficiency of the device. A memory device can have a plurality of memory arrays, and each memory array can include hundreds of thousands of memory cells. Each memory cell generally includes a memory element and an access device (such as, for example, a diode) coupled to the memory element. Memory-storage materials, that is, materials that can be made to store information, such as by storing a charge or by changing resistivity, are used to fabricate the memory elements. Electrodes couple each memory element to a corresponding access device. The electrodes can be part of the access device and can also define the memory element.


In certain memory devices, such as memory devices having chalcogenide memory elements, the size of the electrode has a direct relationship to the speed, power requirements, and capacity of the memory device. Chalcogenides are materials which may be electrically stimulated to change states, from an amorphous state to a crystalline state, for example, or to exhibit different resistivities while in the crystalline state. Thus, chalcogenide memory elements can be utilized in memory devices for the storage of binary data, or of data represented in higher-based systems. Such memory cells will typically include a cell accessible, for example, by a potential applied to access lines, in a manner conventionally utilized in memory devices. Typically, the cell will include the chalcogenide element as a resistive element, and will include an access or isolation device coupled to the chalcogenide element. In one exemplary implementation suitable for use in a RAM, the access device may be a diode.


Many chalcogenide alloys may be contemplated for use with the present invention. For example, alloys of tellurium, antimony and germanium may be particularly desirable, and alloys having from approximately to 55-85 percent tellurium and on the order of 15-25 percent germanium are contemplated for use in accordance with the present invention. Preferably, the chalcogenide element will be generally homogeneous (although gradiented alloys may be utilized), and will be alloys formed from tellurium, selenium, germanium, antimony, bismuth, lead, strontium, arsenic, sulfur, silicon, phosphorus, oxygen and mixtures or alloys of such elements. The alloys will be selected so as to establish a material capable of assuming multiple, generally stable, states in response to a stimulus. It is contemplated that in most cases, the stimulus will represent an electrical signal, and that the multiple states will be states of differing electrical resistance. U.S. Pat. No. 5,335,219 is believed to be generally illustrative of the existing state of the art relative to chalcogenide materials, and is believed to provide explanations regarding the current theory of function and operation of chalcogenide elements and their use in memory cells. The specification of U.S. Pat. No. 5,335,219 to Ovshinski et al., issued Aug. 2, 1994, is incorporated herein by reference, for all purposes. An exemplary specific chalcogenide alloy suitable for use in the present invention is one consisting of Te56Ge22Sb22.


An observed property of a chalcogenide element in a memory cell is that the chalcogenide element will have an “active area” which may be less than the area of the entire chalcogenide element. The size of this active area can be controlled by controlling the size of the electrode contact with the chalcogenide element. A primary reason for limiting the active area of the chalcogenide element is that the size of the active area is directly related to the programming current and/or time required to achieve the desired state change. Thus, in the interest of optimally fast programming rates of a memory device, it is desirable to minimize the dimension of electrode contacting the chalcogenide element, to minimize the active area and to thereby facilitate optimally fast programming time and optimally low programming current.


Techniques for forming the electrode of a chalcogenide memory cell include forming a hole in a dielectric layer, and then depositing a conductive material in the hole. Conventional techniques of forming the hole in the insulative layer have included the application of a high current pulse to open a hole having a diameter of on the order of 0.1-0.2 microns. Additional attempts have been made to rely upon photolithography or etching to establish an opening through the insulative layer. All of these methods suffer from technological constraints upon the hole size, and offer less than optimal repeatability.


Accordingly, the present invention provides a new method and apparatus for creating small electrodes, so as, for example, to establish minimally-sized active areas in a chalcogenide layer disposed adjacent to such insulative layer. In a preferred implementation of the invention, the active area of the chalcogenide element can be generally controlled through selection of the electrode size in the insulative layer.


SUMMARY OF THE INVENTION

The present invention comprises an electrode suitable for use in a multi-state memory cell for use in a memory array of a memory device. The electrode includes a base portion and an upper portion. The base portion includes a recessed plug of conductive material configured for electrically coupling to an access device or to an access line. The upper portion includes a cylindrically shaped spacer of an insulative material, the spacer having a center hole, and a contact plug of conductive material, the contact plug placed inside the center hole. The contact plug electrically couples to the base portion and is configured for coupling to a multi-state element.


The electrode can be manufactured by first providing a dielectric volume and then etching an opening within the dielectric volume. The recessed plug of conductive material is then formed within a lower portion of the opening, preferably by chemical vapor deposition (CVD). The spacer is formed, generally by deposition and anisotropic etching, along the sidewalls of an upper portion of the opening. Finally the contact plug is formed within the central hole, preferably by CVD.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a top plan view of a memory device including a plurality of memory arrays.



FIG. 2 is a top plan view of a portion of one of the memory arrays of FIG. 1, including a memory cell manufactured in accordance with the present invention.



FIG. 3 is an elevation view of a cross-sectional cut along line 3-3 of the memory cell shown in FIG. 2, the memory cell having an electrode manufactured in accordance with the present invention



FIG. 4 is an elevation view of a cross-sectional cut of the electrode of FIG. 3 at an initial stage during the manufacturing process.



FIG. 5 is an elevation view of a cross-sectional cut of the electrode of FIG. 3 at an intermediate stage during the manufacturing process.



FIG. 6 is an elevation view of a cross-sectional cut of the electrode of FIG. 3 at a later intermediate stage during the manufacturing process.



FIG. 7 is an elevation view of a cross-sectional cut of the completed electrode of FIG. 3.



FIG. 8 is an elevation view of a cross-sectional cut of an alternative memory cell manufactured in accordance with the present invention.





DESCRIPTION OF PREFERRED EMBODIMENTS

Memory devices are integrated circuit (IC) devices that include built-in memory storage. A memory device 10 including a plurality of memory arrays 12 is illustrated in FIG. 1. As better seen in FIG. 2, each memory array 12 (also called a memory core) includes a plurality of memory cells 14 arranged to share connections in generally perpendicular rows (word lines) and columns (bit lines). Each memory cell 14 can be accessed for reading or writing by a corresponding access or isolation device, generally placed within a base layer (not shown), by selecting the corresponding row and column coordinates.



FIG. 3 illustrates a memory cell 14 of the memory array 12 of the memory device 10. Memory cell 14 includes a memory element 20, a conductive layer 30, and an electrode 40. The electrode 40 is placed within a dielectric volume 50, which in turn is placed over a conductive plate 60. In other embodiments, the conductive plate 60 can be replaced by an active device, such as an access diode or a portion thereof. A layer 22 of a selected memory-storage material is placed over the electrode 40. The area of the memory-storage material layer 22 proximally in contact with the electrode 40 becomes an active area, the non-volatile resistive memory element 20. The conductive layer 30 covers the memory-storage material layer 22.


In a preferred embodiment the memory-storage material layer 22 and the memory element 20 include multi-state materials, such as chalcogenide.


Suitable materials for the conductive layer 30 include tungsten, titanium nitride, carbon, and molybdenum. The conductive layer 30 can include a diffusion barrier and/or one or more conductive layers. The dielectric volume 50 includes boron and phosphorus doped silicon dioxide glass (BPSG) or an inter-layer dielectric (ILD) such as plasma enhanced chemical vapor deposited silicon dioxide. The conductive plate 60 can include, for example, polysilicon, single crystal silicon, and/or metal.


The electrode 40 rests within an opening 52 in the dielectric volume 50. The electrode 40 includes a base portion 42, located at a lower cavity portion 53 of opening 52 and in direct contact with the conductive plate 60, a cylindrically shaped spacer 44, located along the sidewalls of an upper cavity portion 54 of opening 52, and a contact portion 46, placed inside of a central hole 55 in the spacer 44. The opening 52 preferably has a depth-to-width ratio of at least 2:1.


In a preferred embodiment, both the base portion 42 and the contact portion 46 comprise tungsten or other materials that can be deposited using chemical vapor deposition (CVD). The spacer 44 may be formed, for example, of silicon dioxide or silicon nitride. The depth-to-width ratio of both the opening 52 and the contact electrode 46 is at least 2:1, and is preferably between 3:1 to 5:1. In one exemplary embodiment, the opening 52 has a depth of 1.2 to 1.5 micrometers and a width/diameter of 0.4 to 0.5 micrometer. The contact portion 46 has a depth of 0.3 micrometer and a width/diameter of 0.1 micrometers or less.


The electrode 40 of FIG. 3 is manufactured by a novel “plug-in-plug” process that allows the contact portion 46 of the electrode 40 to be much smaller than previous electrodes. To manufacture electrode 40, a plug opening 52 is first etched into the dielectric volume 50. The opening 52 is then filled with a plug 61 of a chemical vapor deposited conductive material. Any excess material above a top surface 56 of dielectric volume 50 is removed by a dry chemical etch, a mechanical planarization, a chemical-mechanical planarization (CMP), or other comparable methods selected in reference to the particular materials utilized to form electrode 40. FIG. 4 depicts the electrode 40 at the manufacturing stage after the plug 61 has been placed in opening 52 and planarized. The plug 61 is flush with top surface 56.


Next, the plug 61 is recessed below the top surface 56 to form the base portion 42 and to leave free the upper cavity portion 54 of opening 52. This can be accomplished by over-etching during the excess-material removal dry chemical etch, or by another, subsequent etch process. The spacer 44 can then be created by depositing and anisotropically etching an insulator/dielectric layer 43. This insulator/dielectric layer could be, for example, silicon oxide, silicon nitride or undoped silicon.



FIG. 5 illustrates the step of manufacture of the electrode 40 after the insulator layer 43 has been deposited, but before it has been etched. The spacer 44 does not completely fill the upper cavity portion 54, leaving the central hole (or pore) 55 all the way down to the base portion 42. The spacer 44 may have a flare 48 as a result of practical limitations upon by the deposition and etching process. As will be appreciated by those skilled in the art, the dimensions of spacer 44 will be determined substantially by the thickness of insulator/dielectric layer 43 deposition and by the degree of anisotropy achieved in the etch process.


The contact electrode portion 46 is created by depositing a layer 45 over the dielectric volume and filling the central hole 55. This layer will typically be formed such as by using CVD or sputtering. In a particularly preferred implementation, layer 45 will be a memory-storage material, such as a chalcogenide. In such an implementation, the contact portion 46 can act as the memory element without the need for an additional layer of memory-storage material. Alternatively, layer 45 may simply be a conductive material, such as tungsten, carbon, etc., forming electrode 46.


Excess material forming layer 45 (i.e., that material above the top surface 56) is removed using a dry chemical etch, a mechanical planarization, a chemical-mechanical planarization (CMP), or other methods that accomplish similar results. FIG. 7 illustrates the finished electrode 40, the same as the one depicted in memory cell 14 of FIG. 3, after planarization. The contact portion 46 is significantly reduced in size from that of the original plug 61 shown in FIG. 4. As depicted in FIG. 8, another layer 62 may be formed above a plurality of electrodes 46. Where electrode 46 is formed of a chalcogenide element, layer 62 may be an electrode assembly (which may include a diffusion barrier layer to protect the chalcogenide). Alternatively, where electrode 46 is merely a conductive plug, layer 62 may be a chalcogenide layer accessible by electrode 46.


To further reduce the diameter of the contact electrode 46, the planarization can be done to a point below top surface 56 (either by removing a top portion of fill material 45 or by removing both a top portion of fill material 45 and of the dielectric volume 50) so as to remove the flare 48 of spacer 44, so as to establish minimum hole/pore size. The contact portion 46 is electrically coupled to the conductive plate 60 by the base portion 42.


Accordingly, it should be readily understood that the embodiment described and illustrated herein are illustrative only, and are not be considered as limitations upon the scope of the present invention. Other variations and modifications may be made in accordance with the spirit and scope of the present invention.

Claims
  • 1. A memory device, comprising: a plurality of word lines;a plurality of bit lines; anda plurality of memory cells each connected to one of the plurality of word lines and one of the plurality of the bit lines, wherein each of the memory cells comprise: an electrode, wherein the electrode has a first surface and a second surface, wherein the first surface has a sub-photolithographic dimension, wherein the first surface and second surface are on opposite ends of the electrode, and wherein the area of the first surface is less than the area of the second surface;a first dielectric region circumscribing at least a first portion of the electrode; anda memory element connected in series between the electrode and either the one of the plurality of word lines or the one of the plurality of the bit lines, wherein the memory element directly contacts the first surface of the electrode.
  • 2. The memory device of claim 1, wherein the plurality of word lines are generally perpendicular to the plurality of bit lines.
  • 3. The memory device of claim 1, wherein each of the plurality of word lines is connected to each of the plurality of bit lines via at least one of the plurality of memory cells.
  • 4. The memory device of claim 1, wherein each of the plurality of memory cells comprise an access device connected to the memory element.
  • 5. The memory device of claim 4, wherein the access device comprises a diode.
  • 6. The memory device of claim 1, wherein the first dielectric region comprises an insulating sidewall spacer disposed between the electrode and an insulating layer.
  • 7. The memory device of claim 6, wherein the insulating sidewall spacer comprises a first dielectric material and the insulating layer comprises a second dielectric material that is different from the first dielectric material.
  • 8. The memory device of claim 1, wherein the memory element is directly in contact with both the electrode and the first dielectric region.
  • 9. The memory device of claim 1, wherein a contact area between the electrode and the memory element is defined by the first dielectric region.
  • 10. The memory device of claim 1, wherein the memory element comprises a chalcogenide.
  • 11. The memory device of claim 1, wherein each of the plurality of memory cells comprises an access device that directly contacts the second surface of the electrode.
  • 12. The memory device of claim 1, wherein the first surface has a width of approximately 0.1 micrometers or less, and wherein the second surface has a width of approximately 0.4 to 0.5 micrometers.
  • 13. An apparatus, comprising: a memory array comprising: a plurality of rows of conductors; anda plurality of memory elements each connected to at least one of the conductors, wherein each of the plurality of memory elements is connected to an electrode, wherein the electrode comprises a first surface defining a contact area and a second surface defining a base area, wherein the width of the contact area is defined by a film thickness of an insulating film and is less than the width of the base area, and wherein each of the plurality of memory elements directly contacts the contact area of a respective electrode.
  • 14. The apparatus of claim 13, wherein each of the plurality of memory elements is connected to a conductive plate.
  • 15. The apparatus of claim 14, wherein each of the plurality of memory elements is connected to a transistor having a gate.
  • 16. The apparatus of claim 13, wherein each of the plurality of memory elements is connected to a diode.
  • 17. The apparatus of claim 13, wherein the memory array comprises a plurality of columns of conductors connected to the plurality of memory elements.
  • 18. The apparatus of claim 13, wherein the insulating film is disposed along a sidewall of a hole in another insulating film.
  • 19. The apparatus of claim 14, wherein the conductive plate directly contacts the base area of the respective electrode.
CROSS REFERENCE TO RELATED APPLICATIONS

This application is a continuation of U.S. application Ser. No. 10/930,305, filed on Aug. 31, 2004, now U.S. Pat. No. 7,271,440 which is a continuation of U.S. application Ser. No. 10/158,504, filed May 30, 2002, now U.S. Pat. No. 6,831,330, which is a continuation of U.S. application Ser. No. 08/486,635, filed on Jun. 7, 1995, now U.S. Pat. No. 6,420,725.

US Referenced Citations (99)
Number Name Date Kind
3241009 Dewald et al. Mar 1966 A
3423646 Cubert et al. Jan 1969 A
3602635 Romankiw Aug 1971 A
3699543 Neale Oct 1972 A
3796926 Cole et al. Mar 1974 A
3877049 Buckley Apr 1975 A
3886577 Buckley May 1975 A
4099260 Lynes et al. Jul 1978 A
4115872 Bluhm Sep 1978 A
4174521 Neale Nov 1979 A
4180866 Shanks Dec 1979 A
4194283 Hoffmann Mar 1980 A
4203123 Shanks May 1980 A
4227297 Angerstein Oct 1980 A
4272562 Wood Jun 1981 A
4420766 Kasten Dec 1983 A
4433342 Patel et al. Feb 1984 A
4458260 McIntyre et al. Jul 1984 A
4499557 Holmberg et al. Feb 1985 A
4502208 McPherson Mar 1985 A
4502914 Trumpp et al. Mar 1985 A
4569698 Feist Feb 1986 A
4630355 Johnson Dec 1986 A
4641420 Lee Feb 1987 A
4642140 Noufi et al. Feb 1987 A
4666252 Yaniv et al. May 1987 A
4677742 Johnson Jul 1987 A
4757359 Chiao et al. Jul 1988 A
4795657 Formigoni et al. Jan 1989 A
4804490 Pryor et al. Feb 1989 A
4809044 Pryor et al. Feb 1989 A
4823181 Mohsen et al. Apr 1989 A
4876220 Mohsen et al. Oct 1989 A
4876668 Thakoor et al. Oct 1989 A
4881114 Mohsen et al. Nov 1989 A
4892840 Esquivel et al. Jan 1990 A
5091334 Yamazaki et al. Feb 1992 A
5135879 Richardson Aug 1992 A
5144404 Iranmanesh et al. Sep 1992 A
5166096 Cote et al. Nov 1992 A
5166758 Ovshinsky et al. Nov 1992 A
5166901 Shaw et al. Nov 1992 A
5177567 Klersy et al. Jan 1993 A
5216282 Cote et al. Jun 1993 A
5223448 Su Jun 1993 A
5233217 Dixit et al. Aug 1993 A
5252849 Fitch et al. Oct 1993 A
5278099 Maeda Jan 1994 A
5293335 Pernisz et al. Mar 1994 A
5296716 Ovshinsky et al. Mar 1994 A
5310693 Hsue May 1994 A
5335219 Ovshinsky et al. Aug 1994 A
5341328 Ovshinsky et al. Aug 1994 A
5359205 Ovshinsky Oct 1994 A
5363329 Troyan Nov 1994 A
5406125 Johnson et al. Apr 1995 A
5414271 Ovshinsky et al. May 1995 A
5429988 Huang et al. Jul 1995 A
5466637 Kim Nov 1995 A
5497023 Nakazato et al. Mar 1996 A
5500080 Choi Mar 1996 A
5510629 Karpovich et al. Apr 1996 A
5512767 Noble, Jr. Apr 1996 A
5529956 Morishita Jun 1996 A
5534711 Ovshinsky et al. Jul 1996 A
5534712 Ovshinsky et al. Jul 1996 A
5536947 Klersy et al. Jul 1996 A
5569932 Shor et al. Oct 1996 A
5578185 Bergeron et al. Nov 1996 A
5648298 Cho Jul 1997 A
5665625 Sandhu et al. Sep 1997 A
5675187 Numata et al. Oct 1997 A
5687112 Ovshinsky Nov 1997 A
5705430 Avanzino et al. Jan 1998 A
5714768 Ovshinsky et al. Feb 1998 A
5714795 Ohmi et al. Feb 1998 A
5728596 Prall Mar 1998 A
5751012 Wolstenholme et al. May 1998 A
5781124 Chouteau Jul 1998 A
5789277 Zahorik et al. Aug 1998 A
5789758 Reinberg Aug 1998 A
5812441 Manning Sep 1998 A
5814527 Wolstenholme et al. Sep 1998 A
5825076 Kotvas et al. Oct 1998 A
5831276 Gonzalez et al. Nov 1998 A
5841150 Gonzalez et al. Nov 1998 A
5869843 Harshfield Feb 1999 A
5874756 Ema et al. Feb 1999 A
5920788 Reinberg Jul 1999 A
5970336 Wolstenholme et al. Oct 1999 A
5998244 Wolstenholme et al. Dec 1999 A
6077729 Harshfield Jun 2000 A
6111264 Wolstenholme et al. Aug 2000 A
6117720 Harshfield Sep 2000 A
6153890 Wolstenholme et al. Nov 2000 A
6159836 Wei Dec 2000 A
6222212 Lee et al. Apr 2001 B1
6433382 Orlowski et al. Aug 2002 B1
6489632 Yamazaki et al. Dec 2002 B1
Foreign Referenced Citations (3)
Number Date Country
0 117 045 Aug 1984 EP
1 319 388 Jun 1973 GB
60109266 Jun 1985 JP
Related Publications (1)
Number Date Country
20080012000 A1 Jan 2008 US
Continuations (3)
Number Date Country
Parent 10930305 Aug 2004 US
Child 11901621 US
Parent 10158504 May 2002 US
Child 10930305 US
Parent 08486635 Jun 1995 US
Child 10158504 US