Claims
- 1. A method of reducing parasitic capacitance in an integrated circuit having n, where n≧3, metal levels, comprising:
forming a bond pad on M(n), the number n metal level, at least partially exposed at a top surface of the integrated circuit; forming a metal pad, below the bond pad, on M(n−1), the number n−1 metal level; forming n−2 metal pads, one on each of n−2 lower metal levels, such that the ratio of an area of at least one of the n−2 underlying metal pads is substantially less than an area of the bond pad; forming an interlevel dielectric layer between each pair of adjacent metal levels; and forming conductive contacts between the bond pad, the metal pad on the number n−1 metal level and the n−2 underlying metal pads.
- 2. The method of claim 1 wherein the metal pad on M(n−1) has an area less than the area of the bond pad.
- 3. The method of claim 1 wherein the bond pad is configured for ball bonding.
- 4. The method of claim 1 wherein the bond pad is configured for wedge bonding.
- 5. The method of claim 1 wherein the bond pad is configured for flip chip bonding.
- 6. The method of claim 1 wherein forming the metal pad on M(n−1) and forming a metal pad on each of n−2 lower metal levels comprises forming metal pads within a footprint of the bond pad and aligning the metal pads directly underneath the bond pad.
- 7. The method of claim 1 wherein forming conductive contacts comprises forming vias filled with conductive material.
- 8. A method of reducing parasitic capacitance by effectively increasing dielectric thickness between metal pads in a bond pad structure and underlying conductive regions, comprising:
forming n−1, where n≧3, interlevel dielectric layers over a substrate; forming a bond pad in metal level n on a top surface of interlevel dielectric layer n−1, wherein the bond pad is at least partially exposed at a top surface of the integrated circuit; forming n−1 metal pads at interfaces of the n−1 interlevel dielectric layers and at a bottom surface of a first interlevel dielectric layer, the n−1 metal pads having connections to the integrated circuit and at least some of the n−1 metal pads having an area less than the area of the bond pad; and forming conductive contacts between the bond pad and the n−1 metal pads.
- 9. The method of claim 8 wherein forming the n−1 metal pads at the interfaces of the n−1 interlevel dielectric layers and at the bottom surface of the first interlevel dielectric layer, at least some of the n−1 metal pads having an area less than the area of the bond pad comprises patterning the at least some of the n−1 metal pads to have regions without metal, into which regions interlevel dielectric layers extend.
- 10. The method of claim 9 wherein having an area less than the area of the bond pad comprises having an area less than 30% of the area of the bond pad.
- 11. The method of claim 10 wherein having an area less than the area of the bond pad comprises having an area less than 20% of the area of the bond pad.
- 12. The method of claim 11 wherein having an area less than the area of the bond pad comprises having an area less than 10% of the area of the bond pad.
- 13. The method of claim 8 wherein forming the n−1 metal pads comprises aligning the n−1 metal pads directly below the bond pad.
- 14. The method of claim 8 wherein n equals five.
- 15. The method of claim 8 wherein n equals six.
- 16. A method of reducing parasitic capacitance for an integrated circuit with at least three metallization levels by increasing an effective dielectric material thickness between metal pads on metal wiring layers, comprising reducing areas of metal pads on at least some metal wiring layers at levels lower than the level just below a bond pad.
- 17. The method of claim 16 wherein reducing the areas of the metal pads comprises reducing the metal pad areas to less than 30% of an area of the bond pad.
- 18. The method of claim 17 wherein reducing the areas of the metal pads comprises fabricating the metal pads as metal rings with hollow centers, into which hollow centers the dielectric material extends.
- 19. The method of claim 18 wherein the metal rings are circular.
- 20. The method of claim 18 wherein the metal rings are square.
- 21. The method of claim 17 wherein reducing the areas of the metal pads comprises fabricating the metal pads as concentric metal rings and filling the regions between the metal rings with dielectric material.
- 22. The method of claim 21 wherein the metal rings are circular.
- 23. The method of claim 21 wherein the metal rings are square.
- 24. The method of claim 17 wherein reducing the areas of the metal pads comprises fabricating the metal pads as a plurality of parallel extensions arranged parallel with respect to one another, the parallel extensions having a space there between and the dielectric material extending into the space.
- 25. The method of claim 24 wherein the plurality of parallel extensions are connected by connecting extensions perpendicular to the parallel extensions, the combination of the parallel extensions and the connecting extensions together forming an unbroken contiguous shape having surrounding space into which dielectric material extends.
RELATIONSHIP TO RELATED APPLICATION
[0001] This application is a continuation-in-part and claims the priority benefit of currently pending U.S. application Ser. No. 10/178,172, filed Jun. 21, 2002.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10178172 |
Jun 2002 |
US |
Child |
10293789 |
Nov 2002 |
US |