1. Field
This disclosure relates generally to semiconductor processing, and more specifically, to bonding semiconductor devices.
2. Related Art
Three-dimensional (3D) chip stacking involves vertical integration of semiconductor devices through die to die bonding or die to wafer bonding. A typically bonding process for 3D chip stacking uses a metal to metal bonding through a solid-liquid inter-diffusion (SLID) technology. The SLID technology uses utilizes formation of intermetallic compounds for bonding, such as copper and tin which forms a copper and tin alloy. However, since the copper and tin are formed by an electroplating processes, several steps including photolithography, barrier/seed layer deposition, and an etch are needed to form the bonding and these additional steps are costly. Alternatively, copper to copper thermo-compression is used. However, this method requires a high temperature, such as greater than 300 degrees Celsius, which may adversely impact the semiconductor devices and also result in increased cost.
The present invention is illustrated by way of example and is not limited by the accompanying figures, in which like references indicate similar elements. Elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale.
With 3D chip stacking, it is necessary to bond semiconductor devices to each other. These semiconductor devices can be single die or a wafer. For example, a semiconductor die may be bonded to a semiconductor die or to a semiconductor wafer. Furthermore, a plurality of die may be simultaneously bonded to a semiconductor wafer. Therefore, as used herein, a semiconductor device may includes a semiconductor die (also referred to as an integrated circuit die) or a semiconductor wafer (also referred to as an integrated circuit wafer). Each semiconductor device includes one or more bonding region which will be bonded to each other during the bonding process. These bonding regions may refer to bond pads, recessed bond pads, pillars, through-substrate vias (such as through-silicon vias), or the like. The bonding regions may each include a metal, such as, for example, copper. In one embodiment, an electroless plating gel is placed on the bonding regions of at least one of the two semiconductor devices being bonded. Electroless plating is then performed which uses the electroless plating gel to bond bonding regions of one semiconductor device to corresponding bonding regions of another semiconductor device. This may be a relatively low cost method in which extra photolithography steps, deposition steps, or etch steps are not needed for the bonding process.
Method 10 begins with block 12, in which an electroless copper plating gel is applied over bonding regions of a semiconductor wafer. The electroless copper plating gel may be deposited on the semiconductor wafer using, for example, stencil printing or squeegee printing. The electroless copper plating gel may include, for example, a salt of copper, such as copper sulfate or copper chloride. The gel may also include a reducing agent, such as formaldehyde or hypophoshites, a thickening agent, such as a gelatin or cellulose to form a colloidal gel, and other additives, such as complexing agents (e.g. Ethylene Diammine Tetra Acetic Acid (EDTA)) and stabilizing agents. Furthermore, note that if other metals are being bonded, other than copper, an electroless plating gel is used which includes a salt of the particular metal being bonded rather than a solid of copper. The other elements may be similar to those used for the electroless copper plating gel. The electroless copper plating gel is applied sufficiently thick to cover the exposed surfaces of the bonding regions of the semiconductor wafer.
For example,
As another example,
Referring back to method 10 of
For example, referring to
Referring to the example of
Referring back to method 10 of
Therefore, referring to
Referring to
In an alternate embodiment, electroplating rather than electroless plating may be used. In this embodiment, a plating gel is applied in the same manner as described above with respect to block 12 and
Therefore, by now it can be appreciated how a metal to metal bond between semiconductor devices may be formed using an plating gel (which may be a plating gel for an electroplating process or an electroless plating gel for an electroless plating process). For example, an electroless plating gel may be applied to the bonding regions of one or both of the semiconductor devices being bonded and a thermal or photochemical may be applied to the semiconductor devices to form the metal to metal bonds between the bonding regions. In this manner, the semiconductor devices may be reliably bonded to each other using a low cost electroless plating process which does not require additional photolithography or etching steps.
The semiconductor substrate of the semiconductor devices described herein can be any semiconductor material or combinations of materials, such as gallium arsenide, silicon germanium, silicon-on-insulator (SOI), silicon, monocrystalline silicon, the like, and combinations of the above.
Moreover, the terms “front,” “back,” “top,” “bottom,” “over,” “under” and the like in the description and in the claims, if any, are used for descriptive purposes and not necessarily for describing permanent relative positions. It is understood that the terms so used are interchangeable under appropriate circumstances such that the embodiments of the invention described herein are, for example, capable of operation in other orientations than those illustrated or otherwise described herein.
Although the invention is described herein with reference to specific embodiments, various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. For example, different types of bonding regions may used in the metal to metal bond process. Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of the present invention. Any benefits, advantages, or solutions to problems that are described herein with regard to specific embodiments are not intended to be construed as a critical, required, or essential feature or element of any or all the claims.
Furthermore, the terms “a” or “an,” as used herein, are defined as one or more than one. Also, the use of introductory phrases such as “at least one” and “one or more” in the claims should not be construed to imply that the introduction of another claim element by the indefinite articles “a” or “an” limits any particular claim containing such introduced claim element to inventions containing only one such element, even when the same claim includes the introductory phrases “one or more” or “at least one” and indefinite articles such as “a” or “an.” The same holds true for the use of definite articles.
Unless stated otherwise, terms such as “first” and “second” are used to arbitrarily distinguish between the elements such terms describe. Thus, these terms are not necessarily intended to indicate temporal or other prioritization of such elements.
The following are various embodiments of the present invention.
Item 1 includes a method which includes applying electroless plating gel over a surface of a first semiconductor device; positioning bonding regions of a second semiconductor device in contact with the plating gel on corresponding bonding regions on the first semiconductor device; and reacting at least some of the electroless plating gel to bond the second semiconductor device to the first semiconductor device. Item 2 includes the method of item 1 wherein the reacting the electroless plating gel includes applying a thermal treatment. Item 3 includes the method of item 1 wherein the reacting the electroless plating gel includes applying a photochemical treatment. Item 4 includes the method of item 1 wherein the first semiconductor device is one of the group consisting of an integrated circuit die and an integrated circuit wafer. Item 5 includes the method of item 1 wherein the second semiconductor device is one of the group consisting of an integrated circuit die and an integrated circuit wafer. Item 6 includes the method of item 1 wherein the electroless plating gel includes copper. Item 7 includes the method of item 1 wherein the bonding regions include at least one of a group consisting of: bond pads, through-silicon vias, recessed bond pads, and pillars. Item 8 includes the method of item 1 wherein the bonding regions are accessed through an opening in a passivation material on the surface of the first semiconductor device. Item 9 includes the method of item 8 and further includes removing unreacted electroless plating gel.
Item 19 includes a method which includes applying an electroless plating gel to bonding regions on a first semiconductor device; aligning each of a plurality of bonding regions on a second semiconductor device in contact with the electroless plating gel on a respective one of the bonding regions on the first semiconductor device; and forming a bond between the bonding regions on the first and second semiconductor devices by converting metallic ions in the electroless plating gel to metal. Item 11 includes the method of item 10 wherein the forming the bond comprises at least one of group consisting of: applying a thermal treatment and applying a photochemical treatment. Item 12 includes the method of item 10 wherein the first semiconductor device is one of the group consisting of an integrated circuit die and an integrated circuit wafer and the second semiconductor device is one of the group consisting of an integrated circuit die and an integrated circuit wafer. Item 13 includes the method of item 10 wherein the bonding regions include at least one of a group consisting of: bond pads, through-silicon vias, recessed bond pads, and pillars. Item 14 includes the method of item 10 wherein the bonding regions are accessed through an opening in a passivation material on a surface of the first semiconductor device. Item 15 includes the method of item 10 wherein the electroless plating gel includes copper, a reducing agent, and a complexing agent.
Item 16 includes a method which includes depositing a plating gel on a bonding region of a first semiconductor device; orienting a bonding region of a second semiconductor device in contact with the plating gel on the bonding region of the first semiconductor device; and inducing a reaction in the plating gel to form a metal bond between the bonding regions of the first and second semiconductor devices. Item 17 includes the method of item 18 wherein: depositing the plating gel includes stencil printing over a surface of the first semiconductor device. Item 18 includes the method of item 16 and further includes removing unreacted plating gel. Item 19 includes the method of item 16 wherein the bonding region includes at least one of a group consisting of: a bond pad, a through-silicon via, a recessed bond pads, and a pillar. Item 20 includes the method of item 16 wherein the inducing the reaction comprises at least one of group consisting of: applying a thermal treatment and applying a photochemical treatment.