Claims
- 1. A method of stacking semiconductor chips, the method comprising:
providing first, second, third and fourth semiconductor chips, each semiconductor chip including a top surface having central bond pads formed in a central portion thereof, each of the bond pads being electrically coupled to second bond pads located in a peripheral portion of the semiconductor chip through a conductive layer, each semiconductor chip further including an encapsulation material overlying the central portion; arranging the first and the second semiconductor chips alongside one another on a substrate that includes a plurality of landing pads; electrically connecting second bond pads from the first and second semiconductor chips to corresponding landing pads on the substrate; stacking the third semiconductor chip over the first semiconductor chip and the fourth semiconductor chip over the second semiconductor chip; bonding the second bond pads of the third and fourth semiconductor chips to contact pads of the substrate; and cutting the substrate to separate a first stack that includes the first and third semiconductor chips from a second stack that includes the second and fourth semiconductor chips.
- 2. The method of claim 1 wherein cutting the substrate includes severing the bonds between the second bond pads of the third and fourth semiconductor chips and the landing pads to create free ends of the bonds, the method further comprising separating and capturing the free ends with a bonding tool and bonding the free ends to contact pads of the substrate.
- 3. The method of claim 2 wherein cutting the substrate, severing the bonds, and bonding the free ends are carried out in a single work step by means of a suitable tool and a suitable bonding technology.
- 4. The method of claim 1 wherein the first stack is substantially the size of the first semiconductor chip.
- 5. The method of claim 1 wherein the first, second, third and fourth semiconductor chips each comprise a memory chip.
- 6. The method of claim 1 and further comprising subjecting the first, second, third and fourth semiconductor chips to burn-in and testing before stacking.
- 7. The method of claim 1 wherein the stacking the third semiconductor chip over the first semiconductor chip comprises adhering a back side of the third semiconductor chip directly to a flat upper portion of the encapsulation of the first semiconductor chip.
- 8. The method of claim 1 wherein the contact pads of the substrate are elevated relative to surrounding portions of the substrate surface.
- 9. The method of claim 1 and further comprising forming a security bond on each contact pad after bonding.
- 10. The method of claim 1 and further comprising providing the first stack and the second stack with a packaging element.
- 11. The method of claim 10 wherein the packaging element is formed from a molding compound.
- 12. A method of manufacturing a stack arrangement of a memory module, the method comprising:
arranging a plurality of identical memory chips face-up alongside one another on a dielectric substrate strip having landing pads, each of the identical memory chips including central bond pads that are electrically coupled to second bond pads located in a peripheral portion of the memory chip through a metallization layer that overlies an interposer over an active side of the memory chip, each memory chip further including an encapsulation material overlying a central area of the memory chip, the encapsulation material having an elevation and a flat upper termination; electrically connecting second bond pads from ones of the plurality of memory chips to corresponding landing pads on the substrate strip via bond connecting; stacking at least one additional individual component face-up over each of the memory chips and electrically coupling the at least one component to the substrate; separating a first stack that includes one of the memory chips and at least one additional component from the substrate strip, the first stack being substantially the size of a memory chip, wherein bonds connected between the second bond pads and the landing pads are severed and free ends of the bonds result, the free ends being separated and captured with a suitable bonding tool and bonded to the corresponding contact pads of the substrate strip.
- 13. The method of claim 12 wherein the memory chips are subjected to burn-in and testing before stacking.
- 14. The method of claim 12 wherein the stacking is performed by adhering each individual component by its back side directly to the flat upper termination of encapsulation of the respective memory chip.
- 15. The method of claim 12 wherein a dielectric is applied to the back side of each memory chip before production of the electrical connection between first bond pads and the metallization and before production of encapsulation.
- 16. The method of claim 12 wherein the separation of the first stack, the severing of the bonds between the second bond pads and the landing pads, and the bonding to the corresponding contact pads of the substrate strip are carried out in a single work step by means of a suitable tool and a suitable bonding technology.
- 17. The method of claim 12 wherein the contact pads of the substrate strip are elevated in comparison to the surrounding substrate surface.
- 18. The method of claim 12 and further comprising forming a security bond on each contact pad after bonding.
- 19. The method of claim 12 wherein the memory chip is directly connected to contact pads of the substrate strip.
- 20. The method of claim 12 wherein the first stack comprises a memory module that is provided with a packaging element.
- 21. The method of claim 20 wherein the packaging element is formed from a molding compound.
Priority Claims (1)
Number |
Date |
Country |
Kind |
102 51 527.1 |
Nov 2002 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application relates to the following co-pending and commonly assigned patent application Ser. No. ______, filed Nov. 4, 2003, and entitled “Stack Arrangement of a Memory Module,” which application is hereby incorporated herein by reference.