This application is a division of application Ser. No. 09/948,879, filed Sep. 7, 2001, now U.S. Pat. No. 6,635,544 entitled, “METHOD OF FABRICATING A HIGH-VOLTAGE TRANSISTOR WITH A MULTI-LAYERED EXTENDED DRAIN STRUCTURE”, which is assigned to the assignee of the present application.
Number | Name | Date | Kind |
---|---|---|---|
4343015 | Baliga et al. | Aug 1982 | A |
4618541 | Forouhi et al. | Oct 1986 | A |
4626879 | Colak | Dec 1986 | A |
4665426 | Allen et al. | May 1987 | A |
4738936 | Rice | Apr 1988 | A |
4754310 | Coe | Jun 1988 | A |
4764800 | Sander | Aug 1988 | A |
4796070 | Black | Jan 1989 | A |
4811075 | Eklund | Mar 1989 | A |
4890144 | Teng et al. | Dec 1989 | A |
4890146 | Williams et al. | Dec 1989 | A |
4922327 | Mena et al. | May 1990 | A |
4926074 | Singer et al. | May 1990 | A |
4939566 | Singer et al. | Jul 1990 | A |
4963951 | Adler et al. | Oct 1990 | A |
4967246 | Tanaka | Oct 1990 | A |
5010024 | Allen et al. | Apr 1991 | A |
5025296 | Fullerton et al. | Jun 1991 | A |
5040045 | McArthur et al. | Aug 1991 | A |
5068700 | Yamaguchi et al. | Nov 1991 | A |
5146298 | Eklund | Sep 1992 | A |
5155574 | Yamaguchi | Oct 1992 | A |
5237193 | Williams et al. | Aug 1993 | A |
5258636 | Rumennik et al. | Nov 1993 | A |
5270264 | Andideh et al. | Dec 1993 | A |
5294824 | Okada | Mar 1994 | A |
5306656 | Williams et al. | Apr 1994 | A |
5313082 | Eklund | May 1994 | A |
5324683 | Fitch et al. | Jun 1994 | A |
5349225 | Redwine et al. | Sep 1994 | A |
5359221 | Miyamoto et al. | Oct 1994 | A |
5386136 | Williams et al. | Jan 1995 | A |
5438215 | Tihanyi | Aug 1995 | A |
5473180 | Ludikhuize | Dec 1995 | A |
5514608 | Williams et al. | May 1996 | A |
5521105 | Hsu et al. | May 1996 | A |
5550405 | Cheung et al. | Aug 1996 | A |
5637898 | Baliga | Jun 1997 | A |
5648283 | Tsang et al. | Jul 1997 | A |
5654206 | Merrill | Aug 1997 | A |
5656543 | Chung | Aug 1997 | A |
5659201 | Wollesen | Aug 1997 | A |
5663599 | Lur | Sep 1997 | A |
5665994 | Palara | Sep 1997 | A |
5670828 | Cheung et al. | Sep 1997 | A |
5679608 | Cheung et al. | Oct 1997 | A |
5716887 | Kim | Feb 1998 | A |
5760440 | Kitamura et al. | Jun 1998 | A |
5821144 | D'Anna et al. | Oct 1998 | A |
5869875 | Hebert | Feb 1999 | A |
5917216 | Floyd et al. | Jun 1999 | A |
5929481 | Hshieh et al. | Jul 1999 | A |
5943595 | Akiyama et al. | Aug 1999 | A |
5973360 | Tihanyi | Oct 1999 | A |
5998833 | Baliga | Dec 1999 | A |
6010926 | Rho et al. | Jan 2000 | A |
6049108 | Williams et al. | Apr 2000 | A |
6127703 | Letavic et al. | Oct 2000 | A |
6133607 | Funaki et al. | Oct 2000 | A |
6184555 | Tihanyi et al. | Feb 2001 | B1 |
6191447 | Baliga | Feb 2001 | B1 |
6194283 | Gardner et al. | Feb 2001 | B1 |
6207994 | Rumennik et al. | Mar 2001 | B1 |
6294818 | Fujihira | Sep 2001 | B1 |
6353252 | Yasuhara et al. | Mar 2002 | B1 |
6388286 | Baliga | May 2002 | B1 |
6462377 | Hurkx et al. | Oct 2002 | B2 |
6468847 | Disney | Oct 2002 | B1 |
6525372 | Baliga | Feb 2003 | B2 |
Number | Date | Country |
---|---|---|
43 09 764 | Sep 1994 | DE |
56-38867 | Apr 1981 | JP |
57-10975 | Jan 1982 | JP |
57-12557 | Jan 1982 | JP |
57-12558 | Jan 1982 | JP |
60-64471 | Apr 1985 | JP |
3-211771 | Sep 1991 | JP |
4107877 | Apr 1992 | JP |
6-224426 | Aug 1994 | JP |
06224426 | Dec 1994 | JP |
WO 9934449 | Jul 1999 | WO |
Entry |
---|
International Electron Devices Meeting 1979—Washington, D.C., dec. 3-4-5, Sponsored by Electron Devices Society of IEEE, pp. 238-241. |
“realization of High Breakdown Voltage (>700V) in Thin SOI Devices,” S.Merchant, E.Arnold, H.Baumgart, S.Mukherjee, H.Pein, and R.Pinker, Philips Laboratories, North American Philips Corporation; 1991 IEEE, pp. 31-35. |
Patent Abstract of Japan vol. 016, No. 347 (E-1240) Jul. 27, 1992 and JP 04 107867 (Matsushita Electron Corp.) Apr. 09, 1992. |
Patent Abstract of Japan, vol. 018, No. 590 (E-1628), Nov. 10, 1994 and JP 06224426 (Matsushita Electron Corp.) Aug. 12, 1994. |
“Theory of Semiconductor Superjunction Devices,” Tatsuhiko Fujihara; Received Mar. 11, 1997; accepted for publication Jul. 23, 1997, 9 pages. |
Japanese Journal of Applied Physics, Part 1, Regular Papers Short Notes and Review Papers, Oct. 1997; vol. 36, No. 10, pp. 6254-6262. |
“Air-Gap Formation During IMD Deposition to Lower Interconnect Capacitance,” B.Shieh, K.C. Saraswat, IEEE Electron Device Letters, vol. 19, No. 1, Jan. 1998. |
Yung C. Liang, K.P. Gan, and Ganesh S. Sumudra, “Oxide-Bypassed VDMOS (OBVDMOS): An Alternative to Superjunction HIgh Voltage MOS Power Devices,” Article dated Aug. 8, 2001, IEEE Electron Devices Letters, vol. 22, No. 8, pp. 407-409. |
“Comparison of High Voltage Devices for Power Integrated Circuits,” R. Jayaraman, V.Rumennik, B.Singer, E.H. Stupp, IEDM 84, pp. 258-261. |
“Modeling and OPtimization of Lateral High Voltage IC Devices to Minimize 3-D Effects,” Hamza Yilmaz, R&D Engineering, Semiconductor Business Division, General Electric Company, NC, pp. 290-297. |
“A New Generation of High Voltage MOSFETS Breaks the Limit Line of Silicon,” G.Debby, M.Marz, J.P. Stenge, H.Strack, J.Tihanyi and H.Weber, Siems AG, Semiconductor Division, Munchen, Germany; IEDM 98-685. |
“High Performance 600 V Smart Power Technology BAsed on Thin Layer Silicon-on-Insulator,” T.Letavic, E.Arnold, M.Simpson, R.Aquino, H.Ghimnathwala, R.Egloff, A.Emmerick, S.Wong, S.Mukherjee, Philips Research, Philips Electronics North American Corporation, 4 pages. |