Claims
- 1. A method of fabricating an integrated circuit chip interposer having at least one interposer layer, said interposer layer formed by the steps of:
- a) forming a di-electric layer of an insulating material,
- b) circuitizing a top surface and a bottom surface of said di-electric layer;
- c) laminating an adhesive layer over said circuitized surfaces;
- d) drilling said di-electric layer, thereby forming a plurality of vias, each of said vias having a wall extending through said di-electric layer;
- e) blanket sputtering a conductive material thereby coating each said wall of said plurality of vias with said conductive material;
- f) screening a conductive paste into said vias; and,
- g) sub-etching said conductive material from said adhesive layer.
- 2. The method of forming an interposer of claim 1 wherein said screened conductive paste is an etch mask for said sub-etching Step g).
- 3. The method of forming an interposer of claim 1 wherein the circuitizing step b) comprises:
- i) depositing a layer of metal on said top surface and said bottom surface; and,
- ii) etching a circuit patterns into said deposited metal layers.
- 4. The method of claim 1 wherein the circuitizing step b) comprises:
- i) coating said di-electric layer with a conductive material;
- ii) coating said conductive material with a photo resistive material;
- iii) forming a circuit pattern in said photo resistive coating; and
- iv) electroplating said circuit pattern onto said conductive material.
- 5. The method of claim 4 wherein the circuitizing step b) further comprises the steps of:
- v) removing said photo resistive material to expose conductive coating; and
- vi) sub-etching said exposed conductive coating.
- 6. The method of forming an interposer of claim 1 wherein the vias are drilled with an Excimer laser.
- 7. The method of forming an integrated circuit chip interposer of claim 1 further comprising stacking a plurality of interposer layers, said interposer layers formed according to steps a)-h), and said conductive paste forming a bond between adjacent said stacked layers.
Parent Case Info
This application is a divisional of Ser. No. 07/953,427, filed on Sep. 29, 1992, now abandoned.
US Referenced Citations (14)
Foreign Referenced Citations (3)
Number |
Date |
Country |
89587 |
Apr 1989 |
JPX |
2106091 |
Apr 1990 |
JPX |
4108986 |
Sep 1991 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
953427 |
Sep 1992 |
|