The present invention relates generally to integration of high performance copper (Cu) inductors with bond pads, and more particularly pertains to integration of high performance copper inductors with global interconnects, and with either Al bond pads or Cu bond pads, where the Cu for the inductor and the global interconnects is defined by a resist pattern above the chip passivation layer. In addition, the inductor can be fabricated by superposing the adjacent wiring layers or levels to form a laminate inductor, with the metal levels being interconnected by a bar via.
Copper inductors are being used increasingly in RF integrated circuits. The performance of a Cu inductor is maximized by maximizing the thickness of the Cu. This can be achieved by plating a thick Cu layer (>5 um) inside a resist mask.
Unfortunately, it is difficult to passivate thick Cu inductors, wherein passivation serves as a diffusion barrier to protect Cu from corrosion. If the Cu inductor is formed below the last metal level (i.e. the last metal layer before the chip passivation layer), then planarization of subsequent metal levels is difficult and/or expensive. If the Cu inductor is formed at or above the last metal level, then passivation of the Cu is difficult. Typically, the last metal layer is passivated with Si3N4 and SiO2 layers, which are deposited by chemical vapor deposition (CVD), to prevent contaminants from diffusing into the transistors and wiring in the chip. However, the conformality of CVD films is not adequate to passivate thick Cu inductors. In addition, the processes used to form the inductor and the inductor passivation must not damage the bond pads.
The present invention provides integration of high performance copper inductors with global interconnects, and with either Al bond pads or Cu bond pads, where the Cu for the inductor and the global interconnects is defined by a resist pattern above the chip passivation layer. In addition, the inductor can be fabricated by superposing the metal layer above the passivation with underlying metal wiring layers or levels to form a laminate inductor, with the metal levels being interconnected by a bar via, and-having the same spiral shape as the spiral metal inductors at each metal level in the inductor stack.
The present invention provides a method for passivating thick Cu inductors separately from the chip passivation. In addition, the present invention provides methods for integrating thick inductors with bond pads, terminals and interconnect wiring using the metal layer above the chip passivation.
The subject invention uses dielectric deposition, spacer formation, and/or selective deposition of a passivating metal such as CoWP, to passivate a Cu inductor that is formed after the last metal layer. In addition, the process is integrated with the formation of bond pads, terminals and interconnect wires.
The advantages of the present invention include:
the ability to use high performance Cu inductors with minimal additional processing;
the formation of passivation over Cu inductors formed after the last metal layer;
the Cu used for the inductors can also be used as a last metal +1 wiring layer or for raised bond pads and for interconnect wiring;
process is compatible with raised Al bond pads or recessed Cu bond pads.
The foregoing objects and advantages of the present invention for integration of high performance copper inductors with bond pads may be more readily understood by one skilled in the art with reference being had to the following detailed description of several embodiments thereof, taken in conjunction with the accompanying drawings wherein like elements are designated by identical reference numerals throughout the several views, and in which:
a–1h illustrate the sequential steps a–h for fabrication of the first embodiment of the present invention for a spiral Cu inductor having a raised Al bond pad.
a illustrates the structure after formation of last metal layer damascene Cu interconnects in an FSG dielectric using conventional processing steps.
b illustrates the structure after depositing two layers of Si3N4 and an intermediate layer of SiO2 passivation.
c illustrates the structure after patterning of terminal vias by lithography and RIE.
d illustrates the structure after depositing multiple layers of metal for a bond pad by PVD or CVD, depositing a Si3N4 layer by CVD, patterning by lithography and RIE, and depositing a Cu seed layer by PVD.
e illustrates the structure after depositing and patterning resist for Cu inductors and depositing Cu.
f illustrates the structure after stripping of the resist, etching Cu seed and TaN, and selectively depositing CoWP on Cu inductors.
g illustrates the structure after coating the substrate with polyimide and forming openings to bond pads.
h illustrates the structure after etching SiN layer on bond pads, depositing a BLM barrier, and forming C4 solder balls.
d illustrates the structure after depositing TaN barrier by PVD, and depositing Cu seed layer by PVD.
e illustrates the structure after depositing and patterning resist for Cu inductors and depositing Cu by electroplating to selectively form Cu in inductor regions.
f illustrates the structure after stripping of the resist, etching the Cu seed and TaN barrier and selectively depositing CoWP on Cu inductors and terminals using electroless deposition.
g illustrates the structure after coating the substrate with polyimide and forming via openings to bond pads.
h illustrates the structure after depositing barrier layer metallurgy BLM and forming C4 solder balls.
e illustrates the structure after depositing and patterning resist for raised bond pads, Cu inductors and interconnect wiring, and depositing Cu by electroplating.
f illustrates the structure after stripping of the resist, etching the TaN barrier, and selectively depositing CoWP on Cu inductors, terminals and interconnect wiring using electroless deposition.
g illustrates the structure after coating the substrate with polyimide and forming via openings to bond pads.
h illustrates the structure after etching SiN, depositing barrier layer metallurgy BLM and forming C4 solder balls.
a–4c, 5a–5e and 6a–6e illustrate respective first (1), second (2) and third (3) options for patterning Cu.
a–4c illustrate option 1 in which the seed layer is deposited before the resist, followed by selective deposition of Cu.
a illustrates, after the terminal via etch, the structure formed by depositing a TaN barrier by PVD and depositing Cu seed layer by PVD.
b illustrates the structure formed by depositing and patterning resist for inductors, terminals and interconnects, and depositing Cu by electroplating to selectively form Cu in inductor, terminal and interconnect regions.
c illustrates the structure after stripping resist and etching the Cu seed and barrier.
a–5e illustrate option 2 in which the Cu seed layer is deposited after the resist, followed by blanket deposition of Cu and CMP.
a illustrates, after the terminal via etch, the structure formed by depositing TaN barrier by PVD.
b illustrates the structure formed after depositing and patterning resist for inductors, terminals, interconnects, and depositing Cu seed layer by PVD.
c illustrates the structure after depositing Cu by electroplating.
d illustrates the structure after removing excess Cu by CMP or electropolishing.
e illustrates the structure after stripping the resist and etching.
a–6e illustrate option 3 for patterning Cu in which the barrier and seed layers are deposited after the resist and a blanket deposition of Ta and Cu, followed by CMP or etching.
a illustrates the structure formed after terminal via patterning.
b illustrates the structure formed after depositing and patterning resist for inductors, terminals and interconnects, depositing Ta adhesion layer, depositing Cu seed layer by PVD.
c illustrates the structure after depositing Cu by electroplating to selectively form Cu in unmasked regions.
d illustrates the structure after removing excess Cu by CMP or electropolishing, and removing TaN adhesion layer by CMP or wet etch.
e illustrates the structure after stripping the resist and etching TaN.
a–7d illustrate options for passivation.
a illustrates passivation by selective metal only.
b illustrates passivation by dielectric deposition only.
c illustrates passivation by selective metal and dielectric deposition, which is a combination of
d illustrates passivation by spacer (metal or insulator), and dielectric deposition.
e illustrates passivation by spacer (metal or insulator), and selective metal, and dielectric deposition.
f illustrates passivation by selective metal, and spacer (metal or insulator), and dielectric deposition.
The embodiment of
a–1h illustrate the sequential steps a–h for fabrication of the first embodiment of the present invention for a spiral Cu inductor having an Al bond pad as shown in
a illustrates the structure after formation of last metal layer damascene Cu interconnects in an FSG (fluoro silicate glass) dielectric using conventional processing steps of dielectric FSG deposition, trench 18 patterning, liner 20 deposition which could be TaN or TiN, Cu deposition, and CMP (chemical mechanical polishing). The last metal layer is traditionally known as the last metal layer beneath the bond pad layer, and that terminology is maintained herein.
b illustrates the structure after depositing two layers of Si3N4 (shown in the Figures herein as SiN) and an intermediate layer of SiO2 passivation by CVD (chemical vapor deposition), 10 to 500 nm, 200 nm preferred for each of the three layers.
c illustrates the structure after patterning of terminal vias by lithography and RIE (reactive ion etch with a F based etch). In the present invention, a tall Cu spiral inductor is fabricated using a thick Cu layer above the chip passivation, or by interconnecting this layer and underlying wiring layers with intermediate metal bar vias having the same spiral shape as the spiral metal inductor, which is shown as the middle via 11 and the right via 13 shown in phantom which are part of one spiral bar via forming a part of the spiral inductor 10.
d illustrates the structure after depositing multiple layers of metal for a bond pad; four successive layers from bottom to top of TaN/TiN/Al/TiN by PVD (physical vapor deposition) or CVD, 10 to 50 nm, 50 nm preferred for TaN and TiN, 500 to 2000 nm, 1000 nm preferred for Al; depositing a Si3N4 layer by CVD, 20 to 100 nm, 50 nm preferred; patterning SiN, TiN, Al by lithography and RIE (F- and Cl- based etch); depositing Cu seed layer 30, 20 to 500 nm, 200 nm preferred by PVD.
e illustrates the structure after depositing and patterning resist 22 for Cu inductors 10, resist thickness =1 to 50 um; depositing Cu by electroplating to selectively form Cu in inductor regions, 1 to 50 um, 10 um preferred.
f illustrates the structure after stripping of the resist using organic solvent or low temperature (<100 C, 80 C preferred), low power O2 plasma; etching Cu seed (option 1 or 2 or 3 as explained below) by sputter etch; etching TaN by RIE (F-based); selectively depositing CoWP (preferred 92% Co, 2% W, 6% P) on Cu inductors using electroless deposition, 10 to 50 nm, 20 nm preferred; optionally depositing additional SiN passivation by CVD (optional-see
g illustrates the structure after coating the substrate with polyimide 24 (1 to 50 um, 5 um preferred); forming openings to bond pads.
h illustrates the structure after etching SiN layer on bond pads; depositing BLM (barrier layer metallurgy), such as TiW 50–500 nm, 100 nm preferred, and forming C4 solder balls. The completed tall Cu spiral inductor 10 comprises the Cu layer above the passivation 17, with a Cu via 19 forming a connection to underlying Cu wires in the last Cu metal level 15. In a different embodiment, the tall Cu spiral inductor 10 comprises the Cu layer above the passivation 17 interconnected and superposed with underlying spiral Cu wiring layers such as last Cu metal level 15, connected with an intermediate spiral Cu bar via 19 which are all interconnected and superposed to form the tall laminate spiral Cu inductor 10 which also has an Al bond pad.
The sequential steps a–c and e–h for fabrication of the second embodiment of the present invention are substantially the same as steps a–c and e–h for fabrication of the first embodiment. Moreover, steps a–c of the second embodiment are illustrated fully in
Additionally, the parameters specified above for thickness and preferred thickness of the different particular layers and particular materials, exemplary compositions of alloys, examples of materials, and other specified parameters such as temperature, are equally applicable to the embodiments described below and accordingly will not be repeated in the following descriptions.
Steps a–c in the fabrication of the second embodiment are illustrated and explained with reference to
d illustrates the structure after depositing TaN barrier by PVD; depositing Cu seed layer by PVD.
e illustrates the structure after depositing and patterning resist 40 for Cu inductors 42; depositing Cu by electroplating to selectively form Cu in inductor regions 42.
f illustrates the structure after stripping of the resist using organic solvent or low temperature, low power O2 plasma; etching Cu seed (option 1 or 2 or 3 as explained below with reference to
The following options 1 and 2 can be employed instead of the CoWP capping layer. Options 1 and 2 are applicable to all of the embodiments herein with a CoWP capping layer.
Option 1. Other materials can be deposited by selective electroless plating instead of using CoWP, namely NiMoP, NiMoB, NiReP, NiWP.
Option 2. Use selective chemical vapor deposition (CVD) instead of selective electroless plating to deposit a passivating layer on the Cu, The preferred material is W. Other options are Mo or Ru. So for example, selective CVD W would be used instead of CoWP. The process sequence would be the same.
g illustrates the structure after coating the substrate with polyimide 44, forming via openings 46 to bond pads.
h illustrates the structure after depositing barrier layer metallurgy BLM (barrier layer metallurgy), and forming C4 solder balls.
The third embodiment also illustrates interconnect wiring 52 which can encompass global interconnects for cross chip wiring. The interconnect wiring could also have been illustrated in the first and second embodiments and is equally applicable to the first and second embodiments.
The sequential steps a–d and f–h for fabrication of the third embodiment of the present invention are substantially the same as steps a–d and f–h for fabrication of the second embodiment. Moreover, steps a–d of the second embodiment are illustrated fully in
e illustrates the structure after depositing and patterning resist 54 for raised bond pads at 50, Cu inductors at 56, and interconnect wiring at 58; depositing Cu by electroplating, selectively patterning Cu in the unmasked regions (option 1 or 2 or 3 as explained below).
f illustrates the structure after stripping of the resist using organic solvent or low temperature O2 plasma; etching Cu seed (option 1 or 2 or 3 as explained below) by sputter etch; etching TaN by RIE (F-based); selectively depositing CoWP on Cu inductors, terminals and interconnect wiring using electroless deposition; optionally depositing additional SiN passivation by CVD (see
g illustrates the structure after coating the substrate with polyimide 60; forming via openings 62 to bond pads.
h illustrates the structure after etching SiN, depositing BLM (barrier layer metallurgy), and forming C4 solder balls.
a–4c illustrate option 1 in which the seed layer is deposited before the resist, followed by selective deposition of Cu.
a illustrates, after the terminal via etch, the structure formed by depositing a TaN (or Ta barrier) by PVD, 10 to 100 nm(different from
b illustrates the structure formed by depositing and patterning resist 70 for inductors, terminals and interconnects; depositing Cu by electroplating, selectively forming Cu in inductor, terminal and interconnect regions.
c illustrates the structure after stripping resist using organic solvent or low temperature, low power O2 plasma; etching Cu seed by sputter etch; etching TaN by RIE (F-based).
a–5e illustrate option 2 in which the Cu seed layer is deposited after the resist, followed by blanket deposition of Cu and CMP.
a illustrates, after the terminal via etch, the structure formed by depositing TaN (or Ta) barrier by PVD, 10 to 100 nm, 50 nm preferred.
b illustrates the structure formed after patterning resist for inductors, terminals and interconnects; optionally depositing Ta adhesion layer, 5 to 50 nm, 20 um preferred; depositing Cu seed layer by PVD.
c illustrates the structure after depositing Cu by electroplating.
d illustrates the structure after removing excess Cu by CMP or electropolishing, if Ta adhesion layer was deposited, removing Ta adhesion layer by CMP (low pressure, abrasiveless CMP may be necessary to avoid damaging resist) or wet etch or dry etch.
e illustrates the structure after stripping the resist using organic solvent or low temperature, low power O2 plasma; etching TaN by RIE (F-based).
a–6e illustrate option 3 in which the barrier and seed layers are deposited after the resist and a blanket deposition of Ta and Cu, followed by CMP or etching.
a illustrates the structure formed after terminal via patterning.
b illustrates the structure formed after depositing and patterning resist for inductors, terminals and interconnects, resist thickness, 1 to 20 um; depositing a TaN adhesion layer, 5 to 50 nm, 20 um preferred; depositing Cu seed layer, 20 to 500 nm, 200 um preferred, by PVD.
c illustrates the structure after depositing Cu by electroplating, selectively forming Cu in unmasked regions.
d illustrates the structure after removing excess Cu by CMP or electropolishing, removing TaN adhesion layer by CMP or wet etch (low pressure, abrasiveless CMP may be necessary to avoid damaging resist).
e illustrates the structure after stripping the resist using organic solvent or low temperature, low power O2 plasma; etching TaN by RIE (F-based).
a–7d illustrate options for passivation.
a illustrates passivation by selective metal only; after Cu patterning and barrier etch, depositing selective passivating metal such as CoWP (10 to 100 nm) by electroless deposition.
b illustrates passivation by dielectric depositon only; after Cu patterning and barrier etch, depositing single dielectric (100 to 500 nm Si3N4) or multilayer dielectrics (Si3N4/SiO2/Si3N4) by CVD.
c illustrates passivation by selective metal and dielectric deposition, which is a combination of
d illustrates passivation by spacer and dielectric deposition; after Cu patterning but prior to barrier etch, deposit passivating metal or dielectric by CVD (10 to 200 nm); etchback by RIE to form spacers, also etching the barrier layer (note spacers could also be formed after barrier layer etch); deposit single layer or multilayer dielectric.
e illustrates passivation by spacer and selective metal and dielectric deposition, which is similar to
f illustrates passivation by selective metal and spacer and dielectric deposition, which is similar to
While several embodiments and variations of the present invention for integration of high performance copper inductors with bond pads are described in detail herein, it should be apparent that the disclosure and teachings of the present invention will suggest many alternative designs to those skilled in the art.
Number | Name | Date | Kind |
---|---|---|---|
5300461 | Ting | Apr 1994 | A |
5478773 | Dow et al. | Dec 1995 | A |
5695810 | Dubin et al. | Dec 1997 | A |
6153935 | Edelstein et al. | Nov 2000 | A |
6259160 | Lopatin et al. | Jul 2001 | B1 |
6730982 | Barth et al. | May 2004 | B2 |
20020197844 | Johnson et al. | Dec 2002 | A1 |
Number | Date | Country |
---|---|---|
5-347212 | Dec 1993 | JP |
2002-118111 | Apr 2002 | JP |
Number | Date | Country | |
---|---|---|---|
20050160575 A1 | Jul 2005 | US |