Field of the Invention
This invention relates generally to the fabrication of integrated circuits and electronic devices and, more particularly, to fabrication methods and related structures.
Description of the Related Art
As a consequence of many factors, including demand for increased portability, computing power, memory capacity and energy efficiency, integrated circuits are constantly being reduced in size. The sizes of the constituent features that form the integrated circuits, e.g., electrical devices and interconnect lines, are also constantly being decreased to facilitate this size reduction.
The trend of decreasing feature size is evident, for example, in memory circuits or devices such as dynamic random access memories (DRAMs), flash memory, static random access memories (SRAMs), ferroelectric (FE) memories, etc. To take one example, DRAM typically includes millions or billions of identical circuit elements, known as memory cells. A memory cell typically consists of two electrical devices: a storage capacitor and an access field effect transistor. Each memory cell is an addressable location that may store one bit (binary digit) of data. A bit may be written to a cell through the transistor and may be read by sensing charge in the capacitor.
In another example, flash memory typically includes billions of flash memory cells containing floating gate field effect transistors that can retain a charge. The presence or absence of a charge in the floating gate determines the logic state of the memory cell. A bit may be written to a cell by injecting charge to or removing charge from a cell. Flash memory cells may be connected in different architecture configurations, each with different schemes for reading bits. In a “NOR” architecture configuration, each memory cell is coupled to a bit line and may be read individually. In a “NAND” architecture configuration, memory cells are aligned in a “string” of cells, and an entire bit line is activated to access data in one of the string of cells.
In general, by decreasing the sizes of the electrical devices that constitute a memory cell and the sizes of the conducting lines that access the memory cells, the memory devices may be made smaller. Additionally, storage capacities may be increased by fitting more memory cells on a given area in the memory devices.
The concept of pitch may be used to describe one aspect of the sizes of features in an integrated circuit such as a memory device. Pitch is defined as the distance between identical points in two neighboring features, such as features in an array, which are typically arranged in a repeating pattern. These features are typically defined by spaces between adjacent features, which spaces are typically filled by a material, such as an insulator. As a result, pitch may be viewed as the sum of the width of a feature and of the width of the space on one side of the feature separating that feature from a neighboring feature. It will be appreciated that the spaces and features, such as lines, typically repeat to form a repetitive pattern of spacers and features.
Critical dimension (CD) is another term used to describe the sizes of features. The critical dimension is the smallest dimension of a feature in a particular circuit or masking scheme. Controlling the CD of certain structures, such as shallow trench isolation (STI) structures, during integrated circuit fabrication helps to facilitate the continued size reduction of integrated circuits by, e.g., ensuring predictable circuit performance.
The continual reduction in feature sizes places ever greater demands on the techniques used to form the features. For example, photolithography is commonly used to pattern features, such as conductive lines, in integrated circuit fabrication. However, due to factors such as optics, light or radiation wavelength and available photoresist materials, photolithography techniques may each have a minimum pitch or critical dimension below which a particular photolithographic technique cannot reliably form features. Thus, the inherent limitations of photolithographic techniques are obstacles to continued feature size reduction.
“Pitch doubling” or “pitch multiplication” is one proposed method for extending the capabilities of photolithographic techniques beyond their minimum pitch. A pitch multiplication method is illustrated in
While the pitch is actually halved in the example above, this reduction in pitch is conventionally referred to as pitch “doubling,” or, more generally, pitch “multiplication.” Thus, conventionally, “multiplication” of pitch by a certain factor actually involves reducing the pitch by that factor. The conventional terminology is retained herein.
While allowing for smaller critical dimensions and pitch, pitch multiplication faces continuing development as new challenges emerge, as the requirements of integrated circuit fabrication change. Accordingly, there is a constant need for methods and structures for forming small features.
Pitch multiplication has the ability to form closely spaced lines by patterning those lines using a mask formed by spacers. Because the spacers are formed on sidewalls of mandrels, the spacers typically form a continuous loop. Using these continuous loops to pattern a substrate may form continuous loops of material in the substrate. However, separated lines are typically desired for use in various applications, such as bit lines or word lines in a memory device. Thus, to utilize the closely spaced pairs of lines patterned using a spacer loop, the ends of the loops are typically etched to physically, electrically disconnect different legs of the loops from each other. Methods and structures for such an etch (called a loop etch) are described in U.S. Pat. No. 7,151,040, the entire disclosure of which is incorporated by reference herein.
For a loop etch, a protective material is typically deposited around and over the loops. The protective material is then patterned to expose the loop ends. The exposed loops are exposed to an etch and removed. The protective material is subsequently removed, leaving physically separated lines. Thus, loop end etching may involve deposition, patterning and material removal steps. It will be appreciated that the patterning step may involve performing photolithography and exposure of protective material to light through a mask. Due to the time needed to perform these steps and, possibly, the time needed to transport a substrate between processing equipment to perform these steps, the loop etch can undesirably add to the time and complexity involved in, e.g., fabricating an integrated circuit using pitch multiplication.
Advantageously, in accordance with some embodiments of the invention, different legs of a semiconductor loop are electrically isolated without needing to perform a loop etch. Rather, isolation transistors are formed in the loops to electrically isolate the different legs from each other. A gate is formed over the loop of semiconductor material and the regions of the loop neighboring the gate are doped to form source and drain regions. The loop region directly below the gate functions as an active area. The gate is biased in the off state to prevent current flow through the active area, thereby electrically isolating from each other the parts of the loop that lie on either side of the gate. In some embodiments, an isolation transistor is formed at the ends of each leg of the loops, for a total of four such transistors per loop. The isolation transistors define two electrically isolated legs of semiconductor material between each pair of transistors.
In some embodiments, the loops of semiconductor material, e.g., doped semiconductor material, are formed by a pitch multiplication process. Spacer loops are formed on a level over a substrate. A block of masking material is overlaid on a section of each of the loops, e.g., a different block of masking material is overlaid on each end of the loops in embodiments where the loops are substantially parallel lines of material joined together at their ends. The pattern defined by the spacer loops and the blocks of masking material are transferred to a substrate, thereby forming lines of semiconductor material that terminate at and are contiguous with the blocks of the semiconductor material. A transistor gate is formed on each line of semiconductor material and adjacent each block of semiconductor material. The block of semiconductor material and the part of the line on a side of the gate opposite the block are doped to form source/drain regions. The blocks and the gate are electrically tied together and are biased in the off state to electrically isolate the lines of semiconductor material from the blocks. Thus, each line disposed between the blocks is electrically isolated from other lines without needing to perform a loop etch.
Advantageously, it will be appreciated that the steps for forming the isolation transistors are typically already part of a process flow for forming other transistors, e.g., the isolation transistors can be formed using the same patterning, doping and deposition steps used to form floating gate transistors and select gates in a memory device. As a result, in many embodiments, the formation of the isolation transistors do not introduce any additional steps to the process flow. Moreover, by obviating the loop etch, the process steps involved in the loop etch can be omitted. Thus, the process flow is simplified and process throughput is increased.
In addition, in some embodiments, lines may be formed having a pitch below the minimum pitch of the photolithographic method used to pattern the various photoresist layers illustrated herein. Advantageously, embodiments of the invention allow the formation of lines having a pitch of about 100 nm or less or about 50 nm or less.
Reference will now be made to the Figures, wherein like numerals refer to like parts throughout. It will be appreciated that these Figures are not necessarily drawn to scale. Moreover, it will be appreciated that only a limited number of features, including mask features and etched features such as bit lines, word lines, spacers, and memory blocks are illustrated for ease of discussion and illustration. Additional numbers of these features can be provided in some embodiments.
In a first phase of some embodiments of the invention, mask features are formed by pitch multiplication.
With continued reference to
The materials for the layers 120-140 overlying the substrate 110 are chosen based upon consideration of the chemistry and process conditions for the various pattern forming and pattern transferring steps discussed herein. Because the layers between the topmost selectively definable layer 120 and the substrate 110 function to transfer a pattern derived from the selectively definable layer 120 to the substrate 110, the layers 130-140 between the selectively definable layer 120 and the substrate 110 are chosen so that they may be selectively etched relative to other exposed materials. It will be appreciated that a material is considered selectively, or preferentially, etched when the etch rate for that material is at least about 2-3 times greater, at least about 10 times greater, at least about 20 times greater, or at least about 40 times greater than that for surrounding materials. Because a goal of the layers 120-130 overlying the primary hard mask layer 140 is to allow well-defined patterns to be formed in that layer 140, it will be appreciated that one or more of the layers 120-130 may be omitted or substituted if suitable other materials, chemistries and/or process conditions are used. For example, where the substrate is relatively simple and may be selectively etched relative to the hard mask layer 130, the primary hard mask layer 140 may be omitted and patterns may be transferred directly to the substrate using the hard mask layer 130.
With continued reference to
In some embodiments, the material for the hard mask layer 130 comprises an inorganic material. Materials for the hard mask layer 130 include silicon oxide (SiO2), silicon or an anti-reflective coating (ARC), such as a silicon-rich silicon oxynitride, a silicon-rich nitride, or a film that has the desired etch selectivity relative to the spacers 175 or other exposed materials (
With continued reference to
The amorphous carbon layer may be formed by chemical vapor deposition using a hydrocarbon compound, or mixtures of such compounds, as carbon precursors. Carbon precursors may include propylene, propyne, propane, butane, butylene, butadiene and acetelyne. A method for forming amorphous carbon layers is described in U.S. Pat. No. 6,573,030 B1, issued to Fairbairn et al. on Jun. 3, 2003, the entire disclosure of which is incorporated herein by reference. In some embodiments, the amorphous carbon is a form of amorphous carbon that is highly transparent to light and that offers further improvements for photo alignment by being transparent to the wavelengths of light used for such alignment. Deposition techniques for forming such transparent carbon can be found in A. Helmbold, D. Meissner, Thin Solid Films, 283 (1996) 196-203, the entire disclosure of which is incorporated herein by reference. In addition, the amorphous carbon may be doped. A suitable method for forming doped amorphous carbon is described in U.S. patent application Ser. No. 10/652,174 to Yin et al., the entire disclosure of which is incorporated herein by reference.
It will be appreciated that the “substrate” to which patterns are transferred may include a layer of a single material, a plurality of layers of different materials, a layer or layers having regions of different materials or structures in them, etc. These materials may include semiconductors, insulators, conductors, or combinations thereof. In the illustrated embodiment, the substrate is formed of doped semiconductor material, e.g., semiconductor material containing p-type dopant.
With reference to
The pitch of the resulting lines 124 is equal to the sum of the width of a line 124 and the width of a neighboring space 122. To minimize the critical dimensions of features formed using this pattern of lines 124 and spaces 122, the pitch may be at or near the limits of the photolithographic technique used to pattern the photodefinable layer 120. For example, for photolithography utilizing 248 nm light, the pitch of the lines 124 may be about 100 nm. Thus, the pitch may be at the minimum pitch of the photolithographic technique and the spacer pattern discussed below may advantageously have a pitch below the minimum pitch of the photolithographic technique. Alternatively, because the margin of error for position and feature size typically increases as the limits of a photolithographic technique are approached, the lines 124 may be formed having larger feature sizes, e.g., 200 nm or more, to minimize errors in the position and sizes of the lines 124.
As shown in
Next, with reference to
Methods for spacer material deposition include atomic layer deposition, e.g., using a self-limiting deposition with a silicon precursor and a subsequent exposure to an oxygen or nitrogen precursor to form silicon oxides and nitrides, respectively. In some embodiments, to form silicon oxide, a silicon halide, such as silicon hexachlorodisilane (HCD), is introduced in alternating pulses with an oxygen precursor, such as H2O. ALD can be performed at relatively low temperatures, e.g., under about 200° C. or under about 100° C., which has advantages for preventing thermal damage to underlying carbon-based materials, such as photoresist and amorphous carbon layers. In other embodiments, chemical vapor deposition is used to deposit the spacer material, e.g., using O3 and TEOS to form silicon oxide.
The thickness of the layer 170 is determined based upon the desired width of the spacers 175 (
With reference to
With reference to
Thus, pitch—multiplied mask features have been formed. In the illustrated embodiment, the spacers 175 form elongated loops and have substantially parallel legs which are joined at their ends. The pitch of the spacers 175 is roughly half that of the photoresist lines 124 and spaces 122 (
Next, in a second phase of methods according to some embodiments of the invention, blocks of mask material are overlaid the spacers 175 and the resulting pattern is transferred to the substrate 110.
With reference to
With reference to
With reference to
With reference to
With reference to
With reference to
As part of the formation of the floating and control gates, a stack of layers 340 for forming the floating and control gates is subsequently formed over the lines 310, insulating material 330 and blocks 320, 322 (
With reference to
It will be appreciated that the strips 352-356 may be formed in a single step, e.g., by photolithography, or in multiple separate steps. For example, to increase density, the strips 356 may be formed by pitch multiplication. As such, a stack of masking layers as described herein with reference to
With reference to
It will be appreciated that the exposed parts of the lines 310 and blocks 320, 322 of semiconductor material are doped (e.g., with an n-type dopant) to form source/drain regions in the lines 310 and blocks 320, 322 on either side of the strips 342-346. In some embodiments, the feature 320 forms a source and the feature 342 form a gate of isolation transistors for each of the lines 310. Similarly, on an opposite end of the lines 310, the feature 322 forms a source and the feature 343 form a gate of additional isolation transistors for each of the lines 310.
In subsequent processing steps, contacts are made to the various bit and word lines and the bit and word lines are connected to various ancillary circuitry to form a memory device. In some embodiments, the contacts may be made from a level above the bit and word lines. In addition, contacts to the source regions 320, 322 can be electrically connected to the gates 342, 343, respectively, so that the gates and sources of the isolation transistors are tied together for simplicity of operation and reliability, as discussed herein.
Each bit line includes a string of floating gate transistors coupled in series, source to drain. For example, the second bit line BL1 includes floating gate transistors 110 connected in series. The control gates of floating gate transistors 110 of cells in the same row are coupled to the same word line. Each of the floating gate transistors 110 forms a memory cell that stores a charge (or a lack of charge), wherein the amount of stored charge can be used to represent, for example, one or more states, and wherein the one or more states can represent one or more digits (e.g., bits) of data. The bit is read by detecting the absence or presence of charge.
With continued reference to
It will be appreciated that each pair of bit lines, which can also be viewed as a loop of semiconductor material, may include a total of four isolation transistors. For example, isolation transistors 412a and 412b constitute first and second isolation transistors proximate one end of the loop and isolation transistors 414a and 414b constitute third and fourth isolation transistors proximate an opposite end of the loop. Thus, a pair of isolation transistors may be utilized to electrically isolate a single bit line, which are formed by substantially parallel, horizontally elongated portions of the loops. The isolation transistors isolate the expanse of one of these elongated portions from an expanse of another of these elongated portions.
As illustrated in
As noted above, with reference to
It will be appreciated that various modifications of the illustrated embodiments are possible. For example, while illustrated with blocks of material for shunting together loops of material, the blocks can be omitted in some embodiments. In those embodiments, contact to individual loop ends are made.
However, the blocks are advantageously for simplifying operation of the isolation transistors and for improving process results. By tying all the loops together, individual access to the loops is obviated, thereby simplifying fabrication and operation of the isolation transistors. Moreover, the blocks can improve process results by facilitating deposition of dielectric into the trenches 312 (
In some embodiments, the isolation transistors can be omitted from one end of the loops of material. For example, where the material is shunted together for another reason, e.g., where the lines forming the loop are all tied to ground at one end, it may be unnecessary to form an isolation transistor to electrically isolate the lines on the end that is tied to ground. However, as noted above, the formation of block of material at the ends of the loops has benefits for improving filling of trenches defined by the lines. As a result, it may be desirable to form the blocks at both loop ends, even where electrical isolation is not necessary at one end.
It will be appreciated that, as used herein “lines” of material need not extend in only a single direction through the entire extent of the “lines”. Rather, a “line” of material is an elongated run of material and may curve or otherwise change direction over the expanse of the line of material.
In addition, in any of the steps described herein, transferring a pattern from an overlying level to an underlying level involves forming features in the underlying level that generally correspond to features in the overlying level. For example, the path of lines in the underlying level will generally follow the path of lines in the overlying level and the location of other features in the underlying level will correspond to the location of similar features in the overlying level. The precise shapes and sizes of features may vary from the overlying level to the underlying level, however. For example, depending upon etch chemistries and conditions, the sizes of and relative spacings between the features forming the transferred pattern may be enlarged or diminished relative to the pattern on the overlying level, while still resembling the same initial “pattern,” as can be seen from the example of shrinking the first resist mask in the embodiments described below. Thus, even with some changes in the dimensions of features, the transferred pattern is still considered to be the same pattern as the initial pattern. In contrast, forming spacers around mask features may change the pattern.
Consequently, it will be appreciated from the description herein that the invention includes various embodiments. For example, according to some embodiments of the invention, a method is provided. The method comprises providing a substrate having a loop formed of semiconductor material. The loop is defined by a pair of substantially parallel, horizontally elongated portions joined at at least one loop end. A first transistor along the loop is formed to electrically isolate an expanse of a first of the elongate portions from an expanse of a second of the elongate portions. A part of the loop forms an active area of the first transistor.
According to other embodiments the invention, a process is provided for forming an integrated circuit. The process comprises providing a plurality of mandrels overlying a substrate. A spacers are provided at sidewalls of the mandrels. The mandrels are selectively removed relative to the spacers. A layer of mask material is deposited over the spacers. The layer of mask material is patterned to form first and second laterally-separated blocks of the mask material, the first block contacting a first end of each of the spacers and the second block contacting a second end of each of the spacers. A first pattern defined by the spacers and the first and second blocks are transferred to the substrate.
According to yet other embodiments of the invention, a process for forming an integrated circuit is provided. The process comprises providing a plurality of elongated loops of a first mask material overlying a substrate. A layer of a second mask material is provided over the loops. The layer is patterned to form a block of the second mask material, the block contacting an end of each of the loops. A first pattern defined by the loops and the block is transferred to the substrate. A layer of semiconductor material is subsequently formed over the substrate. An other layer of mask material is formed over the semiconductor material. The other layer is patterned to form one or more strips of masking material extending across and contacting each of the loops. A second pattern defined by the strips is transferred to the layer of semiconductor material to form strips of semiconductor material. The strips of semiconductor material are electrically connected to substrate features defined by the block of the second mask material.
According to other embodiments the invention, an integrated circuit is provided. The integrated circuit comprises a plurality of spaced apart lines of semiconductor material. A first block of the semiconductor material is disposed on a same level as the lines of semiconductor material and contact a first end of each of the elongate strips. A first plurality of transistor gates is disposed along the lines of semiconductor material. The first plurality of transistor gates are electrically connected to the first block.
According to yet other embodiments the invention, an electrical device comprising an integrated circuit is provided. The integrated circuit comprises a plurality of spaced-apart lines of semiconductor material. All of a first end of the lines are electrically interconnected and all of an opposite end of the lines are electrically interconnected. A means for preventing current flow from a mid-portion of the lines to the first end is provided.
It will also be appreciated by those skilled in the art that various omissions, additions and modifications may be made to the methods and structures described above without departing from the scope of the invention. All such modifications and changes are intended to fall within the scope of the invention, as defined by the appended claims.
This patent resulted from a divisional of U.S. patent application Ser. No. 15,596,288 filed May 16, 2017, which, is a divisional of U.S. patent application Ser. No. 14/592,498 filed Jan. 8, 2015, which is a continuation of U.S. patent application Ser. No. 13/777,803 filed Feb. 26, 2013, now U.S. Pat. No. 8,932,960, which is a divisional U.S. patent application Ser. No. 12/845,167 filed Jul. 28, 2010, now U.S. Pat. No. 8,390,034, which is a divisional of U.S. patent application Ser. No. 11/959,409 filed Dec. 18, 2007, now U.S. Pat. No. 7,790,531, the disclosures of which are incorporated by reference herein, and which are related to and incorporate the following by reference in their entireties: U.S. patent application Ser. No. 10/934,778 to Abatchev et al., filed Sep. 2, 2004, now U.S. Pat. No. 7115,525; U.S. patent application Ser. No. 10/931,771 to Tran et al., filed Aug. 31, 2004, now U.S. Pat. No. 7,151,040; U.S. patent application Ser. No. 11/216,477 to Tran et al., filed Aug. 31, 2005, now U.S. Pat. No. 7,611,944; and U.S. patent application Ser. No. 11/214,544 to Tran et al., filed Aug. 29, 2005, now U.S. Pat. No. 7,263,118.
Number | Name | Date | Kind |
---|---|---|---|
4234362 | Riseman | Nov 1980 | A |
4419809 | Riseman et al. | Dec 1983 | A |
4432132 | Kinsbron et al. | Feb 1984 | A |
4502914 | Trumpp et al. | Mar 1985 | A |
4508579 | Goth et al. | Apr 1985 | A |
4648937 | Ogura et al. | Mar 1987 | A |
4716131 | Okazawa et al. | Dec 1987 | A |
4778922 | Bhattacharyya et al. | Oct 1988 | A |
4803181 | Buchmann et al. | Feb 1989 | A |
4838991 | Cote et al. | Jun 1989 | A |
5013680 | Lowrey et al. | May 1991 | A |
5053105 | Fox, III | Oct 1991 | A |
5117027 | Bernhardt et al. | May 1992 | A |
5328810 | Lowrey et al. | Jul 1994 | A |
5330879 | Dennison | Jul 1994 | A |
5470661 | Bailey et al. | Nov 1995 | A |
5514885 | Myrick | May 1996 | A |
5593813 | Kim | Jan 1997 | A |
5670794 | Manning | Sep 1997 | A |
5753546 | Koh et al. | May 1998 | A |
5789320 | Andricacos et al. | Aug 1998 | A |
5795830 | Cronin et al. | Aug 1998 | A |
5830332 | Babich et al. | Nov 1998 | A |
5858620 | Ishibashi et al. | Jan 1999 | A |
5895740 | Chien et al. | Apr 1999 | A |
5899746 | Mukai | May 1999 | A |
5998256 | Juengling | Dec 1999 | A |
6004882 | Kim et al. | Dec 1999 | A |
6010946 | Hisamune et al. | Jan 2000 | A |
6020255 | Tsai et al. | Feb 2000 | A |
6042998 | Bruek et al. | Mar 2000 | A |
6057573 | Kirsch et al. | May 2000 | A |
6063688 | Doyle et al. | May 2000 | A |
6071789 | Yang et al. | Jun 2000 | A |
6110837 | Linliu et al. | Aug 2000 | A |
6143476 | Ye et al. | Nov 2000 | A |
6207490 | Lee | Mar 2001 | B1 |
6211044 | Xiang et al. | Apr 2001 | B1 |
6288454 | Allman et al. | Sep 2001 | B1 |
6291334 | Somekh | Sep 2001 | B1 |
6297554 | Lin | Oct 2001 | B1 |
6335257 | Tseng | Jan 2002 | B1 |
6348380 | Weimer et al. | Feb 2002 | B1 |
6362057 | Taylor, Jr. et al. | Mar 2002 | B1 |
6383907 | Hasegawa et al. | May 2002 | B1 |
6395613 | Juengling | May 2002 | B1 |
6423474 | Holscher | Jul 2002 | B1 |
6455372 | Weimer | Sep 2002 | B1 |
6500756 | Bell et al. | Dec 2002 | B1 |
6514884 | Maeda | Feb 2003 | B2 |
6522584 | Chen et al. | Feb 2003 | B1 |
6534243 | Templeton | Mar 2003 | B1 |
6548385 | Lai | Apr 2003 | B1 |
6548396 | Naik et al. | Apr 2003 | B2 |
6559017 | Brown et al. | May 2003 | B1 |
6566280 | Meagley et al. | May 2003 | B1 |
6573030 | Fairbairn et al. | Jun 2003 | B1 |
6602779 | Li et al. | Aug 2003 | B1 |
6620715 | Blosse et al. | Sep 2003 | B1 |
6632741 | Clevenger et al. | Oct 2003 | B1 |
6638441 | Chang et al. | Oct 2003 | B2 |
6667237 | Metzler | Dec 2003 | B1 |
6673684 | Huang et al. | Jan 2004 | B1 |
6686245 | Mathew et al. | Feb 2004 | B1 |
6689695 | Lui et al. | Feb 2004 | B1 |
6706571 | Yu et al. | Mar 2004 | B1 |
6709807 | Hallock et al. | Mar 2004 | B2 |
6734107 | Lai et al. | May 2004 | B2 |
6744094 | Forbes | Jun 2004 | B2 |
6762449 | Uchiyama et al. | Jul 2004 | B2 |
6773998 | Fisher et al. | Aug 2004 | B1 |
6818141 | Plat et al. | Nov 2004 | B1 |
6835662 | Erhardt et al. | Dec 2004 | B1 |
6864545 | Yamashita | Mar 2005 | B2 |
6867116 | Chung | Mar 2005 | B1 |
6875703 | Furukawa et al. | Apr 2005 | B1 |
6893972 | Rottstegge et al. | May 2005 | B2 |
6916594 | Bok | Jul 2005 | B2 |
6924191 | Liu et al. | Aug 2005 | B2 |
6955961 | Chung | Oct 2005 | B1 |
6962867 | Jackson et al. | Nov 2005 | B2 |
7015124 | Fisher et al. | Mar 2006 | B1 |
7074668 | Park et al. | Jul 2006 | B1 |
7105431 | Yin et al. | Sep 2006 | B2 |
7115525 | Abatchev et al. | Oct 2006 | B2 |
7151040 | Tran et al. | Dec 2006 | B2 |
7183142 | Anderson | Feb 2007 | B2 |
7183205 | Hong | Feb 2007 | B2 |
7183597 | Doyle | Feb 2007 | B2 |
7202174 | Jung | Apr 2007 | B1 |
7208379 | Venugopal et al. | Apr 2007 | B2 |
7253118 | Tran et al. | Aug 2007 | B2 |
7271107 | Marks et al. | Sep 2007 | B2 |
7288445 | Bryant et al. | Oct 2007 | B2 |
7291560 | Parascandola et al. | Nov 2007 | B2 |
7294888 | Paak et al. | Nov 2007 | B1 |
7298004 | Specht et al. | Nov 2007 | B2 |
7315055 | Cho et al. | Jan 2008 | B2 |
7358121 | Chau et al. | Apr 2008 | B2 |
7378727 | Caspary et al. | May 2008 | B2 |
7394116 | Kim et al. | Jul 2008 | B2 |
7442976 | Juengling | Oct 2008 | B2 |
7537866 | King Liu | May 2009 | B2 |
7790531 | Tran | Sep 2010 | B2 |
7829262 | Tran | Nov 2010 | B2 |
7851135 | Jung | Dec 2010 | B2 |
8129289 | Smythe et al. | Mar 2012 | B2 |
8390034 | Tran | Mar 2013 | B2 |
8884966 | Hao et al. | Nov 2014 | B2 |
8932960 | Tran | Jan 2015 | B2 |
9666695 | Tran | May 2017 | B2 |
20020042198 | Bjarnason et al. | Apr 2002 | A1 |
20020045308 | Juengling | Apr 2002 | A1 |
20020063110 | Cantell et al. | May 2002 | A1 |
20020068243 | Hwang et al. | Jun 2002 | A1 |
20020094688 | Mitsuiki | Jul 2002 | A1 |
20020127810 | Nakamura | Sep 2002 | A1 |
20030006410 | Doyle | Jan 2003 | A1 |
20030044722 | Hsu et al. | Mar 2003 | A1 |
20030109102 | Kujirai et al. | Jun 2003 | A1 |
20030119307 | Bekiaris et al. | Jun 2003 | A1 |
20030127426 | Chang et al. | Jul 2003 | A1 |
20030146461 | Beer et al. | Aug 2003 | A1 |
20030157436 | Manger et al. | Aug 2003 | A1 |
20030189233 | Yamashita | Oct 2003 | A1 |
20030207207 | Li | Nov 2003 | A1 |
20030207584 | Sivakumar et al. | Nov 2003 | A1 |
20030215978 | Maimon et al. | Nov 2003 | A1 |
20030216050 | Golz et al. | Nov 2003 | A1 |
20030230234 | Nam et al. | Dec 2003 | A1 |
20040000534 | Lipinski | Jan 2004 | A1 |
20040017989 | So | Jan 2004 | A1 |
20040018738 | Liu | Jan 2004 | A1 |
20040023475 | Bonser et al. | Feb 2004 | A1 |
20040023502 | Tzou et al. | Feb 2004 | A1 |
20040036126 | Chau et al. | Feb 2004 | A1 |
20040043623 | Liu et al. | Mar 2004 | A1 |
20040053475 | Sharma | Mar 2004 | A1 |
20040079988 | Harari | Apr 2004 | A1 |
20040106257 | Okamura et al. | Jun 2004 | A1 |
20040223363 | Peng | Nov 2004 | A1 |
20040235255 | Tanaka et al. | Nov 2004 | A1 |
20050074949 | Jung et al. | Apr 2005 | A1 |
20050104117 | Mikolajick et al. | May 2005 | A1 |
20050112812 | Jang | May 2005 | A1 |
20050112886 | Asakawa et al. | May 2005 | A1 |
20050142497 | Ryou | Jun 2005 | A1 |
20050153562 | Furukawa et al. | Jul 2005 | A1 |
20050167394 | Liu et al. | Aug 2005 | A1 |
20050186705 | Jackson et al. | Aug 2005 | A1 |
20050199949 | Chau et al. | Sep 2005 | A1 |
20050272259 | Hong | Dec 2005 | A1 |
20050285204 | Kim et al. | Dec 2005 | A1 |
20060003182 | Lane et al. | Jan 2006 | A1 |
20060011947 | Juengling | Jan 2006 | A1 |
20060024940 | Furukawa et al. | Feb 2006 | A1 |
20060024945 | Kim et al. | Feb 2006 | A1 |
20060046161 | Yin et al. | Mar 2006 | A1 |
20060046200 | Abatchev et al. | Mar 2006 | A1 |
20060046201 | Sandhu et al. | Mar 2006 | A1 |
20060046422 | Tran et al. | Mar 2006 | A1 |
20060046484 | Abatchev et al. | Mar 2006 | A1 |
20060083996 | Kim | Apr 2006 | A1 |
20060110880 | Yuan | May 2006 | A1 |
20060115978 | Specht | Jun 2006 | A1 |
20060172540 | Marks et al. | Aug 2006 | A1 |
20060189150 | Jung | Aug 2006 | A1 |
20060211260 | Tran et al. | Sep 2006 | A1 |
20060216923 | Tran et al. | Sep 2006 | A1 |
20060231900 | Lee et al. | Oct 2006 | A1 |
20060240361 | Lee et al. | Oct 2006 | A1 |
20060263699 | Abatchev et al. | Nov 2006 | A1 |
20060267075 | Sandhu et al. | Nov 2006 | A1 |
20060273456 | Sant et al. | Dec 2006 | A1 |
20060281266 | Wells | Dec 2006 | A1 |
20070001219 | Radosavljevic | Jan 2007 | A1 |
20070003881 | Ito et al. | Jan 2007 | A1 |
20070026672 | Tang et al. | Feb 2007 | A1 |
20070045712 | Haller et al. | Mar 2007 | A1 |
20070045736 | Yagishita | Mar 2007 | A1 |
20070048674 | Wells | Mar 2007 | A1 |
20070049011 | Tran | Mar 2007 | A1 |
20070049030 | Sandhu et al. | Mar 2007 | A1 |
20070049032 | Abatchev et al. | Mar 2007 | A1 |
20070049035 | Tran | Mar 2007 | A1 |
20070049040 | Bai et al. | Mar 2007 | A1 |
20070050748 | Juengling | Mar 2007 | A1 |
20070077524 | Koh | Apr 2007 | A1 |
20070087502 | Chung-Zen | Apr 2007 | A1 |
20070148968 | Kwon et al. | Jun 2007 | A1 |
20070190762 | Franciscus Van Haren | Aug 2007 | A1 |
20070205438 | Juengling | Sep 2007 | A1 |
20070210449 | Caspary et al. | Sep 2007 | A1 |
20070215874 | Furukawa et al. | Sep 2007 | A1 |
20070215960 | Zhu et al. | Sep 2007 | A1 |
20070228455 | Sasago et al. | Oct 2007 | A1 |
20070238308 | Niroomand et al. | Oct 2007 | A1 |
20070249170 | Kewley | Oct 2007 | A1 |
20070261016 | Sandhu et al. | Nov 2007 | A1 |
20070275309 | Liu | Nov 2007 | A1 |
20070281219 | Sandhu | Dec 2007 | A1 |
20080054350 | Breitwisch et al. | Mar 2008 | A1 |
20080057610 | Lee et al. | Mar 2008 | A1 |
20080057692 | Wells et al. | Mar 2008 | A1 |
20080070165 | Fischer et al. | Mar 2008 | A1 |
20080081461 | Lee et al. | Apr 2008 | A1 |
20080179635 | Gossner | Jul 2008 | A1 |
20080292991 | Wallow | Nov 2008 | A1 |
20080299774 | Sandhu | Dec 2008 | A1 |
20090035665 | Tran | Feb 2009 | A1 |
20090115064 | Sandhu et al. | May 2009 | A1 |
20090149026 | Zhou et al. | Jun 2009 | A1 |
20090152645 | Tran | Jun 2009 | A1 |
20090194824 | Wirbeleit | Aug 2009 | A1 |
Number | Date | Country |
---|---|---|
1450647 | Oct 2003 | CN |
1518771 | Aug 2004 | CN |
1750269 | Mar 2006 | CN |
1905193 | Jan 2007 | CN |
20088012431.6 | Apr 2013 | CN |
200880121431.6 | Oct 2013 | CN |
4236609 | May 1994 | DE |
0227303 | Jul 1987 | EP |
0491408 | Jun 1992 | EP |
1357433 | Oct 2003 | EP |
08861157.9 | Feb 2011 | EP |
08861157 | Nov 2013 | EP |
57-048237 | Mar 1982 | JP |
64-035916 | Feb 1989 | JP |
04-014255 | Jan 1992 | JP |
04-307969 | Oct 1992 | JP |
05-343370 | Dec 1993 | JP |
H8-55908 | Feb 1996 | JP |
H8-55920 | Feb 1996 | JP |
11-097652 | Apr 1999 | JP |
2000-357736 | Apr 1999 | JP |
2000-208434 | Jul 2000 | JP |
2002-208646 | Jul 2002 | JP |
2004-080033 | Mar 2004 | JP |
2004-152784 | May 2004 | JP |
2005-150333 | Jun 2005 | JP |
2006-237196 | Sep 2006 | JP |
2006-351861 | Dec 2006 | JP |
2007-273859 | Oct 2007 | JP |
2208-218569 | Sep 2008 | JP |
2009-054956 | Mar 2009 | JP |
2010-539709 | Aug 2013 | JP |
2013-242620 | Oct 2014 | JP |
1995-0034748 | Dec 1995 | KR |
10-0122315 | Sep 1997 | KR |
1999-0001440 | Jan 1999 | KR |
1999-027887 | Apr 1999 | KR |
10-2005-0052213 | Jun 2005 | KR |
10-0546409 | Jan 2006 | KR |
2010-042356 | Nov 2011 | SG |
200735175 | Sep 2007 | TW |
097149200 | Nov 2014 | TW |
WO 9202044 | Feb 1992 | WO |
WO 9415261 | Jul 1994 | WO |
WO 02099864 | Dec 2002 | WO |
WO 2004003977 | Jan 2004 | WO |
WO 2004001799 | Dec 2004 | WO |
WO 2005034215 | Apr 2005 | WO |
WO 2006026699 | Mar 2006 | WO |
WO 2006070474 | Jul 2006 | WO |
WO 2006101695 | Sep 2006 | WO |
WO 2009079517 | Jun 2009 | WO |
PCTUS2008087029 | Jul 2009 | WO |
PCTUS2008087029 | Jun 2010 | WO |
Entry |
---|
Bergeron et al., “Resolution Enhancement Techniques for the 90nm Technology Node and Beyond”, Lithography Equipment and Materials, Future Fab International Issue 15, Jul. 11, 2003, United States, 4 pages. |
Bhave et al., “Developer-Soluble Gap Fill Materials for Patterning Metal Trenches in via-First Dual Damascene Process”, preprint of Proceedings of SPIE: Advances in Resist Technology and Processing XXI vol. 5376, 2004, United States, 8 pages. |
Bruek, “Optical and Interferometric Lithography—Nanotechnology Enablers,” Proceedings of the IEEE vol. 93, No. 10, Oct. 2005, United States, pp. 1704-1721. |
Cerofolini et al., “Strategies for Nanoelectronics”, Microelectronic Engineering vol. 81, Apr. 2005, Netherlands, pp. 405-419. |
Choi et al., “Sublithographic Nanofabrication Technology for Nanocatalysts and DNA Chips”, Journal of Vacuum Science & Technology B: Nanotechnology and Microelectronics, Nov./Dec. 2003, United States, pp. 2951-2955. |
Chung et al., “Nonscale Multi-Line Patterning using Sidewall Structure,” Japan Journal of Applied Physics vol. 41, Pt. 1, No. 6B, 2002, Japan, pp. 4410-4414. |
Chung et al., “Pattern Multiplication Method and the Uniformity of Nanoscale Multiple Lines,” Journal of Vacuum Science & Technology B: Nanotechnology and Microelectronics, Jul./Aug. 2003, United States, pp. 1491-1495. |
Ex Parte Cantell, Unpublished Decision of the Board of Patent Appeals and Interferences, Mar. 4, 2005, 11 pages. |
Helmbold et al., “Optical Absorption of Amorphous Hydrogenated Carbon Thin Films”, Thin Solid Films 283, 1996, Netherlands, pp. 196-203. |
Joubert et al., “Nanometer scale Linewidth Control During Etching of Polysilicon Gates in High-Density Plasmas”, Microelectronic Engineering vol. 69, 2003, Netherlands, pp. 350-357. |
Oehrlein et al., “Pattern Transfer into Low Dielectic Materials by High-Density Plasma Etching”, Solid State Technology, May 2000, United States, 8 pages. |
Sheats et al., “Microlithography: Science and Technology”, Marcel Dekkar, Inc., 1998, United States, pp. 104-105. |
U.S. Appl. No. 11/219,067 Office Action, dated Jun. 2, 2008, 8 pages. |
U.S. Appl. No. 11/367,020 Final Office Action, dated Jul. 11, 2008, 18 pages. |
U.S. Appl. No. 11/514,117 Office Action, dated Jun. 5, 2008, 10 pages. |
Number | Date | Country | |
---|---|---|---|
20180211868 A1 | Jul 2018 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15596288 | May 2017 | US |
Child | 15925418 | US | |
Parent | 14592498 | Jan 2015 | US |
Child | 15596288 | US | |
Parent | 12845167 | Jul 2010 | US |
Child | 13777803 | US | |
Parent | 11959409 | Dec 2007 | US |
Child | 12845167 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13777803 | Feb 2013 | US |
Child | 14592498 | US |