The present disclosure relates to a wafer for mounting substrates, a multilayer ceramic substrate, a mounting substrate, a chip module, and a method of producing a wafer for mounting substrates.
As semiconductor integrated circuit devices (hereinafter referred to as “semiconductor chips”) have improved in their degrees of integration, large differences have emerged between the semiconductor chip and the main substrate, in terms of the array pitch (inter-electrode-central distance) of electrode terminals on each. This has brought public attention to “interposers” which, when a semiconductor chip is to be mounted on a main substrate, act as an intermediary in the electrical connection between them.
Patent Document 1 discloses a wiring board for semiconductor chip mounting, which may function as an “interposer”. This substrate for die mounting is made of a combination of a rigid substrate of glass epoxy that has one layer of wiring and a flexible substrate that has two layers of wiring. The wiring on the rigid substrate is structured so as to be capable of connecting to the narrow-pitched electrodes on a semiconductor chip. On the other hand, the wiring on the flexible substrate is structured so as to enable mounting on a main substrate (mother board).
Patent Document 2 discloses a wiring board with an internal silicon interposer, in which a first unit wiring board and a second unit wiring board that are made of a glass cloth epoxy resin are combined with a silicon substrate.
Patent Document 3 discloses a wiring board in which a silicon substrate having a fine line pattern and a multilayer ceramic substrate are combined. The multilayer ceramic substrate and the silicon substrate each include a plurality of internal electrodes that extend through the respective substrate.
Patent Document 4 discloses a ceramic polycrystalline substrate and a glass multilayer ceramic substrate with high smoothness.
[Patent Document 1] Japanese Laid-Open Patent Publication No. 2000-353765
[Patent Document 2] Japanese Laid-Open Patent Publication No. 2008-166327
[Patent Document 3] Japanese Laid-Open Patent Publication No. 2011-155149
[Patent Document 4] The specification of Japanese Patent No. 4872306
Generally speaking, bump electrodes that are connected to a semiconductor chip have an array pitch of 50 μm or less. On the other hand, electrodes to be mounted on a main substrate, e.g., a printed circuit board, have an array pitch of about 500 μm to about 1 mm. In commercialized interposers, the wiring structure on the top face, on which a semiconductor chip with a high degree of integration is to be mounted, is formed on a silicon substrate. However, it is impossible to arrange pluralities of electrodes on the top face and the bottom face of a silicon substrate, these pluralities of electrodes having different inter-central distances, and connect them by way of internal electrodes. Therefore, in order to form electrode structures that enable mounting on a main substrate, an interposer having a silicon substrate requires some special structure, another substrate (a substrate made of a resin or ceramic), or the like.
An embodiment in the present disclosure is able to provide a wafer for mounting substrates, a multilayer ceramic substrate, a mounting substrate, a chip module, and a method of producing a wafer for mounting substrates, which can realize an interposer that does not include a silicon substrate.
A wafer for mounting substrates according to the present disclosure comprises: a multilayer ceramic substrate having a top face and a bottom face and including: a top-face ceramic layer located at the top face; a bottom-face ceramic layer located at the bottom face; a plurality of top face electrodes extending through the top-face ceramic layer, a plurality of bottom face electrodes extending through the bottom-face ceramic layer; and an intermediate ceramic layer having a plurality of internal electrodes formed therein, the plurality of internal electrodes being internal to the multilayer ceramic substrate and providing electrical connection between the plurality of top face electrodes and the plurality of bottom face electrodes; and a wiring pattern formed on the top face of the multilayer ceramic substrate, the wiring pattern having a minimum line width which is equal to or less than 2 μm and a minimum line space which is equal to or less than 2 μm, wherein, an inter-electrode-central distance of the plurality of top face electrodes is smaller than an inter-electrode-central distance of the plurality of bottom face electrodes; and the top face of the multilayer ceramic substrate, when zoned into a plurality of evaluation regions by the units of 20 mm×20 mm, is planarized so that SFQR (Site Front Least Squares Ranges) in a 20 mm×20 mm evaluation region is equal to or less than 2 μm in at least 50% of the plurality of evaluation regions.
In one embodiment, the top face of the multilayer ceramic substrate, when zoned into a plurality of evaluation regions by the units of 20 mm×20 mm, is planarized so that SBIR (Site Back Surface Referenced Ideal Ranges) in a 20 mm×20 mm region is equal to or less than 2 μm in at least 50% of the plurality of evaluation regions.
In one embodiment, the top face of the multilayer ceramic substrate is planarized so that GBIR (Global Back Ideal Ranges) is equal to or less than 2 μm.
One embodiment comprises a dielectric layer between the top face of the multilayer ceramic substrate and the wiring pattern, wherein, the dielectric layer has a plurality of holes for electrically connecting each of the plurality of top face electrodes to the wiring pattern; and the plurality of top face electrodes are respectively aligned with the plurality of holes.
In one embodiment, a distance from a center position of each of the plurality of top face electrodes to a center position of a corresponding one of the plurality of holes is equal to or less than a radius of the top face electrode.
In one embodiment, positions of the plurality of holes are defined through a photolithography step.
In one embodiment, positions of the plurality of wiring patterns are defined through a photolithography step.
A multilayer ceramic substrate according to the present disclosure is a multilayer ceramic substrate for any of the above wafers for mounting substrates, the multilayer ceramic substrate having a top face and a bottom face, the multilayer ceramic substrate comprising: a top-face ceramic layer located at the top face; a bottom-face ceramic layer located at the bottom face; a plurality of top face electrodes extending through the top-face ceramic layer; a plurality of bottom face electrodes extending through the bottom-face ceramic layer; and an intermediate ceramic layer having a plurality of internal electrodes formed therein, the plurality of internal electrodes providing electrical connection between the plurality of top face electrodes and the plurality of bottom face electrodes, wherein, an inter-electrode-central distance of the plurality of top face electrodes is smaller than an inter-electrode-central distance of the plurality of bottom face electrodes; and the top face of the multilayer ceramic substrate, when zoned into a plurality of evaluation regions by the units of 20 mm×20 mm, is planarized so that SFQR (Site Front Least Squares Ranges) in a 20 mm×20 mm region is equal to or less than 2 μm in at least 50% of the plurality of evaluation regions.
A mounting substrate according to the present disclosure is a mounting substrate for a semiconductor chip to be mounted thereon, comprising: a ceramic chip substrate including a top-face ceramic layer located at a top face, a bottom-face ceramic layer located at a bottom face, a plurality of top face electrodes extending through the top-face ceramic layer, a plurality of bottom face electrodes extending through the bottom-face ceramic layer, and an intermediate ceramic layer having a plurality of internal electrodes formed therein, the plurality of internal electrodes being internal to the multilayer ceramic substrate and providing electrical connection between the plurality of top face electrodes and the plurality of bottom face electrodes; and a wiring pattern formed on the top face of the ceramic chip substrate, the wiring pattern having a minimum line width which is equal to or less than 2 μm and a minimum line space which is equal to or less than 2 μm, wherein, an inter-electrode-central distance of the plurality of top face electrodes is smaller than an inter-electrode-central distance of the plurality of bottom face electrodes; and the top face of the ceramic chip substrate is planarized so that SFQR (Site Front Least Squares Ranges) in a 20 mm×20 mm region is equal to or less than 2 μm.
In one embodiment, the top face of the ceramic chip substrate is planarized so that SBIR (Site Back Surface Referenced Ideal Ranges) in a 20 mm×20 mm region is equal to or less than 2 μm.
One embodiment comprises a plurality of bump electrodes formed on the wiring pattern.
In one embodiment, an inter-electrode-central distance of the plurality of bump electrodes is 1/10 or less of the inter-electrode-central distance of the bottom face electrodes.
One embodiment comprises a dielectric layer between the top face of the ceramic chip substrate and the wiring pattern, wherein, the dielectric layer has a plurality of holes for electrically connecting each of the plurality of top face electrodes to the wiring pattern; and the plurality of top face electrodes are respectively aligned with the plurality of holes.
In one embodiment, a distance from a center position of each of the plurality of top face electrodes to a center position of a corresponding one of the plurality of holes is equal to or less than a radius of the top face electrode.
In one embodiment, positions of the plurality of holes are defined through a photolithography step.
In one embodiment, positions of the plurality of wiring patterns are defined through a photolithography step.
A chip module according to the present disclosure comprises: any of the above mounting substrates; and a plurality of semiconductor chips mounted on the mounting substrate.
A mounting substrate according to the present disclosure is a mounting substrate having been individually cut out from any of the above wafers for mounting substrates, comprising a plurality of bump electrodes formed on the wiring pattern.
In one embodiment, an inter-electrode-central distance of the plurality of bump electrodes is 1/10 or less of the inter-electrode-central distance of the bottom face electrodes.
A chip module according to the present disclosure comprises: any of the above mounting substrates; and a plurality of semiconductor chips mounted on the mounting substrate.
A method of producing a wafer for mounting substrates according to the present disclosure comprises: a step of providing a multilayer ceramic substrate including a top-face ceramic layer located at a top face, a bottom-face ceramic layer located at a bottom face, a plurality of top face electrodes extending through the top-face ceramic layer, a plurality of bottom face electrodes extending through the bottom-face ceramic layer, and an intermediate ceramic layer having a plurality of internal electrodes formed therein, the plurality of internal electrodes being internal to the multilayer ceramic substrate and providing electrical connection between the plurality of top face electrodes and the plurality of bottom face electrodes, wherein an inter-electrode-central distance of the plurality of top face electrodes is smaller than an inter-electrode-central distance of the plurality of bottom face electrodes; a step of applying a planarization process to at least the top face of the multilayer ceramic substrate so that, when the multilayer ceramic substrate is zoned into a plurality of evaluation regions by the units of 20 mm×20 mm, SFQR (Site Front Least Squares Ranges) in a 20 mm×20 mm evaluation region is equal to or less than 2 μm in at least 50% of the plurality of evaluation regions; and a step of forming a wiring pattern on the top face of the multilayer ceramic substrate through photolithography, the wiring pattern having a minimum line width which is equal to or less than 2 μm and a minimum line space which is equal to or less than 2 μm; wherein, the step of providing the multilayer ceramic substrate comprises: a step of providing a first green sheet to compose the top-face ceramic layer and a second green sheet to compose the bottom-face ceramic layer; a step of subjecting the first and second green sheets to aging; a step of, after the aging treatment, forming a plurality of holes defining the plurality of top face electrodes and the plurality of bottom face electrodes in the first and second green sheets; a step of providing at least one third green sheet to compose at least one ceramic layer located between the top-face ceramic layer and the bottom-face ceramic layer; a step of forming a plurality of holes defining the plurality of internal electrodes in the third green sheet; a step of filling the plurality of holes of the first, second, and third green sheets with an electrically conductive material; a step of stacking and laminating the first, second, and third green sheets to form a laminated ceramic green sheet; and a step of firing the laminated ceramic green sheet to form a sintered ceramic body, the sintered ceramic body including internal electrodes to connect a top face and a bottom face, top face electrodes, and bottom face electrodes.
In one embodiment, before and after the step of firing the laminated ceramic green sheet, the multilayer ceramic substrate contracts by a distance of 1% or less along any in-plane direction.
A method of producing a wafer for mounting substrates according to the present disclosure comprises: a step of forming a plurality of electrode vias in a green sheet of a ceramic, and filling the electrode vias with an electrode paste from at least one face of the green sheet, to form a green sheet with electrodes; a step of stacking and laminating a plurality of said green sheets with electrodes so that the respective electrodes are electrically connected therebetween, thereby forming a laminated ceramic green sheet as an integral piece; a step of firing the laminated ceramic green sheet to form a sintered ceramic body, the sintered ceramic body including internal electrodes to connect a top face and a bottom face, top face electrodes, and bottom face electrodes; a step of obtaining a multilayer ceramic substrate by processing at least the top face of the sintered ceramic body, the multilayer ceramic substrate having a top face planarized so that, when zoned into a plurality of evaluation regions by the units of 20 mm×20 mm, SFQR in a 20 mm×20 mm evaluation region is equal to or less than 2 μm in at least 50% of the plurality of evaluation regions; and a step of forming a wiring pattern through photolithography using an exposure apparatus, the wiring pattern being electrically connected with the electrodes on at least the top face of the multilayer ceramic substrate.
In one embodiment, the step of forming the wiring pattern comprises: a step of forming a dielectric layer at least on the top face, and forming at least one or more throughholes in a portion or portions of the dielectric layer for revealing an electrode or electrodes on the top face; a step of forming a metal seed layer on the dielectric layer and in the throughhole; a step of applying a photoresist on the metal seed layer; a step of subjecting the photoresist to exposure by using an exposure apparatus; a step of subjecting the photoresist having undergone exposure to development for partially removing the photoresist to obtain a photoresist pattern; a step of allowing a plating layer to deposit on the metal seed layer, through an electroplating technique, in a place of the photoresist pattern where the photoresist has been partially removed, to obtain a wiring pattern; a step of removing the photoresist pattern; and a step of removing the metal seed layer formed in any region other than the place where the plating layer has been allowed to deposit.
In one embodiment, the step of forming the wiring pattern comprises: a step of forming a dielectric layer at least on the top face, and forming at least one or more throughholes in a portion or portions of the dielectric layer for revealing an electrode or electrodes on the top face; a step of applying a photoresist on the dielectric layer and over the throughhole; a step of subjecting the photoresist to exposure by using an exposure apparatus; a step of subjecting the photoresist having undergone exposure to development for partially removing the photoresist to obtain a photoresist pattern; a step of forming a metal layer on the photoresist pattern, dielectric layer, and throughhole by a vacuum film deposition technique; and a step of removing the photoresist pattern to remove (lift-off) the metal deposited on the photoresist pattern, thereby obtaining a wiring pattern while leaving only the metal deposited on the dielectric layer and the throughhole.
In one embodiment, in the step of obtaining the multilayer ceramic substrate, a top-face ceramic layer and a bottom-face ceramic layer of the sintered ceramic body are subjected to a planarization process, one face at a time.
In one embodiment, in the step of obtaining the multilayer ceramic substrate, a top-face ceramic layer and a bottom-face ceramic layer of the sintered ceramic body are subjected to a planarization process, both faces simultaneously.
In one embodiment, the step of obtaining the multilayer ceramic substrate comprises a step of processing at least a top face of the top-face ceramic layer by utilizing CMP (Chemical Mechanical Polishing).
An embodiment in the present disclosure is able to provide a mounting substrate and a chip module that do not require a silicon interposer. Moreover, a wafer for mounting substrates, a multilayer ceramic substrate, and a method of producing a wafer for mounting substrates for use in the production of such a mounting substrate are provided.
First, several terms which are used in the present specification and the claims will be described.
A “multilayer ceramic substrate” is a stack of plural ceramic layers, and is a constituent element of a “wafer for mounting substrates” which is described below. A “multilayer ceramic substrate” has a plate-like shape with a rectangular upper face, for example, but it may have been processed into a disk shape. The shape of a “multilayer ceramic substrate” is not limited to the examples in the embodiments which are described below.
A “wafer for mounting substrates” includes as constituent elements: a multilayer ceramic substrate; and a wiring pattern formed on a top face of the multilayer ceramic substrate. Although a wafer for mounting substrates typically has a generally disk shape, the shape of a wafer for mounting substrates is not limited to a disk.
The aforementioned multilayer ceramic substrate and wafer for mounting substrates are in a state before being split into a plurality of pieces.
A “mounting substrate” is a piece which has been cut out from a wafer for mounting substrates, as resulting from splitting the wafer for mounting substrates into a plurality of pieces. A mounting substrate includes, as its base, a piece of the multilayer ceramic substrate that was included in the wafer for mounting substrates. This piece is referred to as a “ceramic chip substrate”, as opposed to the “multilayer ceramic substrate” existing before being split. The “ceramic chip substrate” might also be referred to as a “singulated multilayer ceramic substrate”.
A “chip module” includes as constituent elements: a mounting substrate; and a semiconductor chip(s) mounted on the mounting substrate.
Note that, since a mounting substrate is a piece which has been singulated from a wafer for mounting substrates, the structure of the ceramic chip substrate that is included in the mounting substrate is identical to a local structure of the multilayer ceramic substrate. Therefore, the structure, shape, and size of any electrode or wiring pattern to be described with respect to a ceramic chip substrate will also be applicable to the structure, shape, and size of any electrode or wiring pattern of a multilayer ceramic substrate.
Before describing specific embodiments of the present disclosure in detail, an example fundamental constitution according to the present disclosure will be described.
<Fundamental Constitution of the Mounting Substrate>
First, an example fundamental constitution of a mounting substrate according to the present disclosure for mounting a plurality of semiconductor chips thereon will be described. This mounting substrate is one of the plural mounting substrates which have been cut out from a wafer for mounting substrates. When a semiconductor chip(s) is mounted on its top face, each mounting substrate constitutes a chip module. The chip module is to be used by being mounted on a main substrate (mother board). Typically, a semiconductor chip is a semiconductor device having a large-scale integrated circuit formed thereon, but may also be a semiconductor device having a communications circuit or a power circuit formed thereon. The semiconductor to compose a chip is not limited to a single-crystalline silicon, but may also be a wide bandgap semiconductor such as silicon carbide and gallium nitride. On the other hand, the main substrate may typically be a printed-circuit board. The main substrate having the chip module mounted thereon may be used in various apparatuses or appliances, e.g., mobile terminal devices, information appliance devices, home appliance devices, automobile parts, and industrial machines.
With reference to
A mounting substrate 4 is shown to include a ceramic chip substrate (singulated multilayer ceramic substrate) 300 having a top face 3x and a bottom face 3y. The ceramic chip substrate 300 includes a top-face ceramic layer 3a located at the top face 3x, a bottom-face ceramic layer 3b located at the bottom face 3y, and at least one intermediate ceramic layer 3c interposed between the top-face ceramic layer 3a and the bottom-face ceramic layer 3b. In
The multilayer ceramic substrate 3 includes a plurality of top face electrodes 7 in the top-face ceramic layer 3a, a plurality of bottom face electrodes 9 in the bottom-face ceramic layer 3b, and a plurality of internal electrodes 8 which provide electrical connection between the plurality of top face electrodes 7 and the plurality of bottom face electrodes 9. In the example of
Although
The mounting substrate 4 according to the present disclosure includes a wiring pattern 6 formed on the top face 3x of the ceramic chip substrate 300. The wiring pattern 6 has a minimum line width which is equal to or less than 2 μm and a minimum line space which is equal to or less than 2 μm. The wiring pattern 6 may partly have a line width which is greater than 2 μm. Moreover, the line space in the wiring pattern 6 may partially be greater than 2 μm.
Now, the reason why dimensions of the wiring pattern to be formed through photolithography are set as above will be described.
The region in which SFQR is to be measured is, for example, a 20 mm×20 mm region. A 20 mm×20 mm region is a convenient example of what might be any region, and may be set to arbitrary values conforming to the measurement apparatus. For example, it may be 15 mm×15 mm or 25 mm×25 mm. An evaluation region of 20 mm×20 mm or smaller is likely to produce a smaller SFQR, thus naturally satisfying being equal to or less than 2 μm. If it is above 20 mm×20 mm, a 20 mm×20 mm evaluation region may be selected from within that region, such that an SFQR thereof is equal to or less than 2 μm. Moreover, since various sizes and shapes may potentially be adopted in the actual product, the evaluation region may be different in size and shape from the actual region to be subjected to exposure, or may be different in size and shape from the chip area that defines a unit into which a wafer for mounting substrates is cut and split.
In the example of
Plural semiconductor chips are mounted on the mounting substrate 4, and electrical connection between the semiconductor chips is mainly achieved by way of a wiring pattern 6 which is formed on the top face 3x of the ceramic chip substrate 300 of the mounting substrate 4, thereby allowing signal transmission. For example, a High Bandwidth Memory as specified in JESD235 includes pads with a diameter of 25 μm, to be connected with the wiring pattern 6, being disposed at a smallest pitch of 55 μm. Moreover, when a wiring pattern 6 (8 to 11 wires) corresponding to a required number of channels is to be disposed in a manner of extending between pads, the minimum line width and minimum line space of the wires need to be equal to or less than 2 μm.
In the ceramic chip substrate 300 according to the present disclosure, the inter-electrode-central distance of the top face electrodes 7 is smaller than the inter-electrode-central distance of the bottom face electrodes 9. Since the internal electrodes 8 of the ceramic chip substrate 300 include electrically conductive layers extending along substrate in-plane directions, the top face electrodes 7 can be appropriately connected to their corresponding bottom face electrodes 9, even if the arrangement of the top face electrodes 7 and the arrangement of the bottom face electrodes 9 are different.
Note that the term “inter-electrode-central distance” means, regarding two adjacent electrodes on the top face or the bottom face of the ceramic chip substrate, the length of a line segment connecting the centers of the respective electrodes. Moreover, the “center of an electrode” is an area centroid of a cross section of the electrode on the top face or the bottom face of the ceramic chip substrate. Although the example electrodes illustrated in
In the ceramic chip substrate 300 included in the mounting substrate 4 according to the present disclosure, the top face 3x of the ceramic chip substrate 300 is planarized so that an SFQR (Site Front Least Squares Ranges) in a 20 mm×20 mm region is equal to or less than 2 μm.
The meaning of SFQR will be described later, along with the meanings of other terms that are indicative of planarity, i.e., SBIR (Site Back Surface Referenced Ideal Ranges) and GBIR (Global Back Ideal Ranges). In one aspect, the top face 3x of the ceramic chip substrate 300 is planarized so that an SBIR in a 20 mm×20 mm region is equal to or less than 2 μm. In another aspect, the top face 3x of the multilayer ceramic substrate 3 is planarized so that a GBIR thereof is equal to or less than 2 μm.
Such planarization and photolithography steps are to be applied to the multilayer ceramic substrate before being split. Therefore, the description with reference to
In the below-described embodiments, a dielectric layer (not shown in
The plurality of top face electrodes 7 are aligned respectively with the plurality of holes.
Generally, a multilayer ceramic substrate is produced by firing a structure in which green sheets of a ceramic are stacked. Therefore, a multilayer ceramic substrate may deform due to contraction associated with the drying of a solvent in the interior of the green sheets before a firing step, expansion associated with the pressing during stacking, and so on, and further undergo contractions along its substrate in-plane directions and thickness direction before and after the firing step. Since it is difficult to control the degree of such deformation, the top face of the multilayer ceramic substrate loses planarity, thus making it difficult to form minute structures through a photolithography step. Specifically, due to deformation along substrate in-plane directions, the positions of the plurality of top face electrodes 7 along in-plane directions are likely to shift from their target positions (i.e., reference positions by design). Once such deviations in position of the top face electrodes occur, even if minute structures (holes and wiring pattern of the dielectric layer) are formed on the top face of the multilayer ceramic substrate through photolithography, alignment with respect to the underlying structures (which herein are the top face electrodes 7) cannot be appropriately realized. In other words, electrical connection may not be achieved in some cases.
However, according to an embodiment in the present disclosure, planarity of the multilayer ceramic substrate is enhanced, and formation of microstructures through photolithography is enabled, and an index such as SFQR mentioned above is adjusted to an appropriate range. Moreover, contraction along in-plane directions on the multilayer ceramic substrate is kept to 1% or less, thus bringing the positions of the top face electrodes 7 closer to the target values more easily. Moreover, by enhancing planarity at the top face of the multilayer ceramic substrate, microstructures which are formed through photolithography are allowed to connect to the top face electrodes 7 with a high precision. In the specific embodiments described later, the distance from the center position of each top face electrode 7 to the center position of the corresponding hole 5a is equal to or less than a radius of the top face electrodes.
<Fundamental Constitution of a Method of Producing a Wafer for Mounting Substrates>
According to the present disclosure, it is necessary to use a multilayer ceramic substrate with controlled contraction, and apply a fine pattern fabrication technique to its surface through photolithography. The target of the photolithography step is a multilayer ceramic substrate. The multilayer ceramic substrate includes a top-face ceramic layer located at the top face, a bottom-face ceramic layer located at the bottom face, a plurality of top face electrodes in the top-face ceramic layer, a plurality of bottom face electrodes in the bottom-face ceramic layer, and a plurality of internal electrodes which provide electrical connection between the plurality of top face electrodes and the plurality of bottom face electrodes. The inter-electrode-central distance of the plurality of top face electrodes is smaller than the inter-electrode-central distance of the plurality of bottom face electrodes.
With reference to the flowchart of
First, at step S10, a plurality of green sheets from which to form a top-face ceramic layer and a bottom-face ceramic layer of a multilayer ceramic substrate are provided. The thickness of each green sheet may be e.g. 100 μm to 200 μm.
At step S12, two layers or three or more layers of green sheets are placed on top of one another, and subjected to preliminary lamination, thus producing stacked ceramic green sheets from each of which to form a top-face ceramic layer or a bottom-face ceramic layer, respectively. The preliminary lamination may be performed while pressurizing the stacked ceramic green sheet in the thickness direction. During pressurization, the stacked ceramic green sheet may be heated to e.g. about 60 to about 80° C. The stacked ceramic green sheet in a preliminarily laminated state may have a thickness of e.g. 300 μm to 500 μm. In an embodiment in the present disclosure, by ensuring that the top-face ceramic layer and the bottom-face ceramic layer are each relatively thick, a processing margin is obtained for sufficiently planarizing the top face of the multilayer ceramic substrate after firing, which will otherwise have ruggednesses, thereby being able to perform a high-precision surface machining while preventing disruptions, etc., of the internal electrodes. Thus, the thickness of the stacked ceramic green sheet is to be determined while factoring in the thickness of a surface layer to be removed through a subsequent planarization.
At step S14, each stacked ceramic green sheet is subjected to aging. Aging is a treatment which is performed to relax stress that builds within a green sheet. Aging may include various treatments by which stress relaxation can be achieved. As an aging treatment, a treatment of being left at room temperature for a long time (e.g. 24 hours or longer) may be performed, or a heat treatment of elevating the temperature, etc., may be performed. The temperature in the heat treatment may be e.g. about 60 to about 100° C. The time of the heat treatment may be set to e.g. about 30 to about 320 minutes. Thereafter, a treatment at room temperature for e.g. about 24 hours may be performed. The aging treatment is performed to restrain the first and second green sheets from deforming before the firing step. The aging treatment eliminates the aforementioned deviations in position between the top face electrodes 7 and the holes 5a in the dielectric layer, whereby minute structures based on photolithography are accomplished.
On the other hand, at step S20, at least one or more green sheets (third green sheet) is provided in addition to the first and second green sheets. The third green sheet defines at least one or more internal ceramic layers located between the top-face ceramic layer and the bottom-face ceramic layer in the multilayer ceramic substrate.
The first green sheet and second green sheet as produced at step S14 involve a step of providing a plurality of green sheets each having a thickness which is substantially equal to the thickness of the third green sheet, and a step of stacking plural green sheets to produce each of the first green sheet and second green sheet. Doing so basically makes it possible to obtain the first and second green sheets and the third green sheet by using green sheets of the same thickness which are produced by the same method. For example, when just three layers of green sheets respectively having a thickness of 150 μm are placed on top of one another to produce each of the first and second green sheets, the first and second green sheets will each have a thickness of e.g. about 450 μm, although subject to some variation due to pressure or the like. On the other hand, when a third green sheet composed of one layer or a plurality of stacked layers is produced by using a green sheet(s) having a thickness of 150 μm, each third green sheet will have a thickness of 150 μm. As will be appreciated, the first and second green sheets may be produced by using green sheets which are thicker than the third green sheet in the first place.
Next, at step S16, a plurality of holes (vias or throughholes) are formed in the first, second, and third green sheets. These holes define the shapes and positions of the top face electrodes, the bottom face electrodes, and the internal electrodes. The holes may be formed through laser irradiation of each of the first, second, and third green sheets. The holes may have a diameter of e.g. 30 to 150 μm. For example, by irradiating the same position on a green sheet with 10 instances of pulse laser with a power of 2 millijoules (mJ), a throughhole with a diameter of about 80 μm can be formed at a desired position of the green sheet.
Next, the plurality of holes of the first, second, and third green sheets are filled with an electrically conductive material. Filling with the electrically conductive material can be achieved by a printing technique. Throughholes with a diameter of about 80 μm can be densely filled with the electrically conductive material, even to a depth of about 450 μm. After firing, the electrically conductive material functions as electrodes.
Moreover, by providing an electrically conductive material on the principal face of a green sheet, a conductive pattern can be formed on the green sheet. A printing technique can be used for the formation of the conductive pattern, for example. Herein, at the same time as filling the holes made in the third green sheet with the electrically conductive material, a conductive pattern is formed on one of the principal faces of the third green sheet (see
At step S18, the first to third green sheets are stacked so that the third green sheet is sandwiched between the first green sheet and the second green sheet, thus forming a laminated ceramic green sheet. At this time, for constraining purposes, it is preferable to keep the upper face and the lower face of the laminated ceramic green sheet in contact with constraining layers of another base material etc., which is not sintered at the same temperature as the green sheets, for example.
At step S22 (
At step S24, the laminated ceramic green sheet is fired. The firing may be conducted at a temperature of 900° C. for 2hours, for example. At the firing, it is preferable to press the upper face and the lower face of the laminated ceramic green sheet with a plate-like setter.
The upper portion of
As both faces of the sintered ceramic body are polished, portions marked by broken lines in the upper portion of
At step S26, the sintered ceramic body is processed into a disk shape with a laser, for example (shaping step). As a result, a disk-shaped multilayer ceramic substrate is obtained. According to an embodiment in the present disclosure, it is ensured that, before and after the step of firing the laminated ceramic green sheet, the multilayer ceramic substrate contracts by a distance of only 1% or less in any in-plane direction. Therefore, deviations of the top face electrodes 7 from the target values of their in-plane positions can be reduced.
At step S28 (
Note that, by processing both faces of the multilayer ceramic substrate, the thicknesses of the top-face ceramic layer and the bottom-face ceramic layer may decrease to about a half of their initial values, for example. However, since the thicknesses of the first and second green sheets are set sufficiently large so as to account for the thicknesses of the portions to be removed through polishing, the top-face ceramic layer and the bottom-face ceramic layer will never disappear. (
At step S30, on the planarized top face of the multilayer ceramic substrate, microstructures such as a wiring pattern are formed through lithography (lithography step). Specifically, by photolithography, a wiring pattern having a minimum line width which is equal to or less than 2 μm and a minimum line space which is equal to or less than 2 μm is formed on the top face of the multilayer ceramic substrate. Thus, a wafer for mounting substrates according to an embodiment in the present disclosure is produced. Bump electrodes may be provided on the wiring pattern by using a known method.
Note that multilayer ceramic substrate produced at step S28 may be marketed, before a wiring pattern is formed thereon. Since the multilayer ceramic substrate according to the present disclosure has a smooth top face, it will be easy to form a wiring pattern through photolithography.
Hereinafter, with reference to the drawings, embodiments according to the present disclosure will be described in detail. The present disclosure is not limited thereto. The description of each embodiment will apply also to other embodiments, unless specified otherwise. Dimensions in the figures are mere exemplifications for the sake of explanation, and may be inconsistent with the actual ratio.
In the present specification, when the wiring pattern 6 is viewed from a direction perpendicular to the top face of the multilayer ceramic substrate 3 or the ceramic chip substrate, the width of a portion which is narrowest in the wiring pattern 6 is referred to as a minimum line width (i.e., the width indicated by arrow s1 in
According to a study by the inventors, if an SFQR in a 20 mm×20 mm evaluation region is equal to or less than 2 μm at the top face of the multilayer ceramic substrate 3, then a mounting substrate having a fine line pattern 6 with a minimum line width s1 which is equal to or less than 2 μm and a minimum line space p1 which is equal to or less than 2 μm can be produced. More preferably, the SFQR is 1 μm or less. Similarly to the top face of the multilayer ceramic substrate 3, an SFQR of the bottom face of the multilayer ceramic substrate 3 may also be equal to or less than 2 μm.
SFQR is an abbreviation of Site Front Least Squares Ranges, which is used as an index of local planarity.
Some steppers with which to perform exposure have a function of correcting the inclination of a multilayer ceramic substrate with respect to each pattern (also called a shot) for exposure. When any such stepper is used, if SFQR is equal to or less than 2 μm, a precision based on a minimum line width being equal to or less than 2 μm and a minimum line space being greater than 0 μm and equal to or less than 2 μm can be achieved in the wiring pattern. On the other hand, when using a stepper without a function of correcting the inclination of a wafer, SBIR may be used as an index of local planarity. SBIR is an abbreviation of Site Back Surface Referenced Ideal Ranges. In SBIR measurement, as shown in
GBIR may also be used as an index of planarity. GBIR is an abbreviation of Global Back Ideal Ranges, and indicates planarity of the entire wafer surface. In GBIR measurement, as shown in
Thus, by at least satisfying that SFQR be equal to or less than 2 μm, that SBIR be equal to or less than 2 μm, or that GBIR be equal to or less than 2 μm, it is possible to realize a fine line pattern with a minimum line width being equal to or less than 2 μm and a minimum line space being greater than 0 μm and equal to or less than 2 μm. Once such a wiring pattern has been formed, bump electrodes can be disposed on the wiring pattern so as to correspond to the minute electrode pitch of semiconductor chips. This eliminates the need for an interposer with a silicon substrate, which has conventionally been necessary. The choice as to which of the SFQR, SBIR, and GBIR indices is to be used may be made as appropriate, based on the function of the exposure apparatus. The SFQR index is effective when exposure is performed with a stepper which has a function to correct inclination of a substrate surface, whereas the SBIR index is effective when exposure is to be performed with a stepper not having a function to correct inclination of a substrate surface. The GBIR index is effective when using an aligner which performs universal exposure for the entire substrate surface. It is not necessary for the aforementioned condition to be satisfied with respect to all of the SFQR, SBIR, and GBIR indices; one of them may be selected in accordance with the exposure apparatus to be used. However, it can usually be said that SFQR will be satisfied when the SBIR index is to be used, and further that both SBIR and SFQR will be satisfied when the GBIR index is to be used.
The mounting substrate 4 may include bump electrodes 13 (see
Note that SORI is, in the multilayer ceramic substrate 3 when not sucked to a flat surface, a sum of a distance to the highest point on the top face of the multilayer ceramic substrate 3 and a distance to the lowest point on the top face of the multilayer ceramic substrate 3, as measured from a global best-fit reference plane 14 in a non-sucked state (i.e., the distance indicated by arrow tSORI in
The face of the multilayer ceramic substrate 3 that is opposite from its face on which semiconductor chips are to be mounted is, as described earlier, coupled to a main substrate such as a printed circuit board. Therefore, the electrode pitch of the bottom face electrodes 9 (see
Hereinafter, with reference to the drawings, an exemplary method of producing a wafer for mounting substrates according to the present disclosure will be described.
First, green sheets are provided which are obtained by compacting ceramic powder into sheets. As the material of the ceramic powder, it is possible to use a low-temperature co-fired ceramic material, i.e., a so-called LTCC (Low Temperature Co-Fired Ceramics) ceramic, which can be simultaneously fired with an electrically conductive paste such as Ag, Cu, or Au. More preferably, a mixture is used which contains main components Al, Si, Sr, and Ti, as respectively translated into Al2O3, SiO2, SrO, and TiO2 forms, at 10 to 60 mass % in Al2O3 form, 25 to 60 mass % in SiO2 form, 7.5 to 50 mass % in SrO form, and 20 mass % or less (including 0) in TiO2 form. As sub-components this mixture may contain, relative to 100 mass % of its main components, at least one selected from the group consisting of Bi, Na, K, and Co, at 0.1 to 10 mass % in Bi2O3 form, 0.1 to 5 mass % in Na2O form, 0.1 to 5 mass % in K2O form, or 0.1 to 5 mass % in CoO form. Furthermore, this mixture may contain at least one selected from the group consisting of Cu, Mn, and Ag. The mixing ratios for Cu and Mn in this case may be, respectively, 0.01 to 5 mass % in CuO form and 0.01 to 5 mass % in MnO2 form. The mixing ratio for Ag may be 0.01 to 5 mass %. The low-temperature co-fired ceramic material may contain other inevitable impurities. The above mixture is calcined at 700° C. to 850° C., and pulverized to obtain a dielectric ceramic composition of fine-pulverized particles with an average particle size of 0.6 to 2 μm. This dielectric ceramic composition is mixed with an organic binder and a plasticizer, thus obtaining a ceramic slurry. By a doctor blade technique or the like, the ceramic slurry is applied onto a carrier film such as a polyethylene terephthalate film to a uniform thickness, and thereafter the ceramic slurry is dried, thereby obtaining a green sheet with a thickness of several dozen μm to several hundred μm.
Herein, after a plurality of green sheets are produced, two stacks (first and second green sheets) including three layers of green sheets placed on top of one another are prepared in advance. Moreover, one or more layers of green sheet (third green sheet) to be interposed between the first green sheet and second green sheet is provided. In order to suppress deformation before firing, the first and second green sheets are subjected to an aging treatment under the aforementioned condition. The third green sheet may also be subjected to an aging treatment for an improved positional precision.
Next, as shown in
Next, as shown in
Next, with an electrically conductive paste, a circuit pattern for internal wiring is formed on the top face of the green sheet 15 by a screen printing technique. Herein, a circuit pattern for internal wiring is formed on one of the principal faces of the third green sheet. After firing of the green sheet, this circuit pattern at least functions as internal electrodes to electrically connect the top face electrodes with the bottom face electrodes.
This step may be performed after or before the step of filling the electrode vias 16 with the electrode material 18. Alternatively, by using the mask 19 and squeegee 20, it may be performed at the same time as filling the electrode vias 16 with the electrode material 18. The electrode material 18 to fill the electrode vias 16 and the electrode material from which to form a circuit pattern on the top face of the green sheet 15 may be the same material, or electrode materials that are suitable for the respective steps may be selected.
The third green sheet can be constructed by placing a plurality of green sheets 15 on top of one another. The shape and arrangement of the electrode vias 16 and the circuit pattern for internal wiring on the green sheets may vary from sheet to sheet. Moreover, the material composition of the ceramic powder composing the green sheets 15 may vary from sheet to sheet. By combining a plurality of green sheets with different material compositions and/or circuit patterns, it becomes possible to produce complicated three-dimensional circuitry by utilizing not only in-plane directions but also the thickness direction of the green sheets. For example, it may be possible to create a capacitor by forming electrode patterns so as to sandwich a green sheet containing a material having a high dielectric constant, or create an inductor by forming a spiral-shaped electrode pattern. Moreover, by punching out a portion of the green sheet(s) with a die or the like, it would be possible to provide a cavity structure on the multilayer ceramic substrate. In an embodiment in the present disclosure, a multilayer ceramic substrate is formed by stacking green sheets. Therefore, for each green sheet, the shape and/or circuit pattern thereof can be altered, whereby a three-dimensional structure which is complicated in terms of structure and circuitry can be obtained.
Next, as shown in
By laminating the plural green sheets 21 with electrodes into an integral piece, the laminated ceramic green sheet 22 is obtained. The green sheets 21 with electrodes can be laminated by using a hydraulic handpress, a uniaxial pressing machine, a CIP (cold isostatic pressing machine), or the like, for example. Use of a CIP would be advantageous because it will allow the green sheets 21 with electrodes to be laminated with a uniform pressure through isotropic pressurization.
Next, the laminated ceramic green sheet 22 is placed in a sintering furnace and fired. The temperature at firing is determined based on the material composition of the ceramic powder, which is to be chosen based on the composition of the electrode material 18. For example, a ceramic material which can be sintered at about 900° C. or less is selected when using Ag as the electrode material 18; that which can be sintered at about 1000° C. or less when using Au or Cu; and that which can be sintered at about 1400° C. or less when using Ni or the like. Since Ag and Cu have low electrical resistance, the sizes of the top face electrodes 7, the bottom face electrodes 9, and the internal electrodes 8 (see
In an embodiment in the present disclosure, the laminated ceramic green sheet 22 is fired by using a zero shrinkage sintering process, where firing is carried out while suppressing changes in dimensions. The zero shrinkage sintering process used herein is a technique which involves laminating constraining layers onto the top face and the bottom face of the laminated ceramic green sheet in advance, the constraining layers being made of a material (e.g., Al2O3) which is not sintered at the firing temperature of the green sheets (which herein are the laminated ceramic green sheet 22), and carrying out firing at the sintering temperature of the green sheets. By adopting a zero shrinkage sintering process, a sintered ceramic body is obtained such that contraction of the laminated ceramic green sheet 22 in any in-plane direction is kept to 1% or less. As the laminated ceramic green sheet 22 is fired, the electrode material 18 also becomes dense in texture concurrently with the firing of the LTCC material. Thus, the top face electrodes 7 and bottom face electrodes 9, and the internal electrodes 8 providing electrically connection therebetween, are formed (see, for example
Firing of the laminated ceramic green sheet 22 is performed while the laminated ceramic green sheet 22 is disposed between members which are called setters, for example. It would be advantageous if the material composition of the setters contains as its main component a material that is contained as a main component in the green sheets to be fired. Herein, setters which are obtained by firing a material containing e.g. Al2O3, mullite, ZrO2, or the like as a main component are used.
Herein, when firing the laminated ceramic green sheet 22, the laminated ceramic green sheet 22 is placed on a setter, and a setter also is placed on the upper face of the laminated ceramic green sheet 22, this setter being made of the same material as that of the setter on which the laminated ceramic green sheet 22 is placed. Thus, by carrying out firing while keeping the laminated ceramic green sheet 22 between the two setters which are made of the same material, the thermal profiles of the upper face and the lower face of the laminated ceramic green sheet 22 during the firing can be adjusted so as to be essentially identical. As a result, a temperature gradient between the upper face and the lower face of the laminated ceramic green sheet 22 can be reduced, whereby a sintered ceramic body with little warpage can be formed. Moreover, placing a setter on the upper face of the laminated ceramic green sheet 22 is expected to provide an effect of suppressing warpage during firing, due to weight of the setter. In a commonly-used firing process for ceramics, a green sheet will try to contract in in-plane directions of the sheet. Therefore, if a green sheet is straightforwardly fired with setters being disposed on the upper face and the lower face of the green sheet, partially-occurring friction between the green sheet and the setters will impede isotropic contraction of the green sheet, so that the resultant sintered body will have increased strain. On the other hand, under a zero shrinkage sintering process, the constraining layers provided on the upper and lower faces of the laminated ceramic green sheet 22 suppress contraction of the sheet in in-plane directions; therefore, even if firing is carried out with setters being in contact with the upper face and the lower face of the laminated ceramic green sheet 22, a sintered ceramic body with little warpage can be obtained.
After firing, the constraining layers are removed, whereby a sintered ceramic body with reduced surface contraction and warpage is obtained. From the standpoint of ensuring that an SFQR of the multilayer ceramic substrate is equal to or less than 2 μm, it would be advantageous for the SFQR of the sintered ceramic body to be 50 μm or less and the amount of SORI to be 50 μm or less. By using a sintered ceramic body having SFQR and SORI in the above ranges, an efficient and inexpensive production can be achieved.
Next, as shown in
Through the above steps, the multilayer ceramic substrate 3 is obtained, such that a plurality of electrodes (top face electrodes and bottom face electrode) are provided on the top face and the bottom face of the substrate, the top face electrodes and the bottom face electrodes being electrically connected by way of the internal electrodes. In the multilayer ceramic substrate 3 as zoned into a plurality of evaluation regions by the units of 20 mm×20 mm, an SFQR in a 20 mm×20 mm evaluation region is equal to or less than 2 μm in at least 50% of the plurality of evaluation regions. Note that the evaluation regions are typically defined on the top face of the multilayer ceramic substrate 3, excluding 1 mm from its outer periphery. The multilayer ceramic substrate 3 which is obtained through the above steps accepts photolithography using a stepper, because, as zoned into a plurality of evaluation regions by the units of 20 mm×20 mm, its SFQR is equal to or less than 2 μm in at least 50% of the evaluation regions. Therefore, it is possible to form a fine line pattern of any arbitrary design on the top face of the multilayer ceramic substrate.
Hereinafter, an exemplary method of forming a wiring pattern on the top face of the multilayer ceramic substrate 3 will be described. Herein, a method which utilizes photolithography and electroplating to form a wiring pattern will be described. Hereinafter, a structure having a dielectric layer between the top face of the multilayer ceramic substrate 3 and the wiring pattern will be illustrated. First, as shown in
Next, as shown in
The throughholes 27 are formed so as to be aligned with the top face electrodes 7 of the multilayer ceramic substrate 3. As a result, by way of the throughholes 27, each top face electrode 7 of the multilayer ceramic substrate 3 can be electrically connected with a wiring pattern described below. In the illustrative production method described herein, the throughholes 27 are formed by using a photolithography technique. At this time, for example, the positions of the top face electrodes 7 of the multilayer ceramic substrate 3 are confirmed through visual inspection- or image recognition-based detection, and a mask for forming the throughholes are aligned with respect to the positions of the top face electrodes 7. An alignment pattern or the like may be previously formed on the multilayer ceramic substrate 3. Thus, an arbitrary pattern which is formed in advance may also be available for alignment. As described earlier, in an embodiment in the present disclosure, the multilayer ceramic substrate 3 is produced by adopting a zero shrinkage sintering process which is able to control contraction in in-plane directions. Therefore, the deviations in position from target positions (i.e., reference positions by design) of the top face electrodes 7 are small enough for photolithography to be applicable to the formation of the throughholes 27.
Next, a wiring pattern is formed on the upper face of the dielectric layer 5. It would be advantageous to form the wiring pattern by using a low-resistivity material including Al, Cu, or the like, because the electrical resistance of the wiring pattern can be reduced. It would also be advantageous to increase the film thickness of the wiring pattern as much as possible to ensure that the wiring pattern has a large cross-sectional area, because the electrical resistance of the wiring pattern can be reduced. As a simple method of forming the wiring pattern, a method of forming a Cu film by adopting an electroplating technique is known. With an electroplating technique, a plating layer can be selectively grown in a region in which a seed layer is formed. Moreover, it is possible to adjust the growth rate of the plating layer through current density adjustments.
When forming the wiring pattern, first, as shown in
Next, through exposure and development of the photoresist 29, unnecessary portions of the photoresist 29 are removed, whereby a photoresist pattern 30 is formed (see
In the graph of
The stepper repeatedly performs exposure based on a constant unit range (shot), thus achieving exposure for the entire photoresist. A shot is typically a region of about 10 mm×10 mm to about a 20 mm×20 mm. Generally, prior to exposure on a shot-to-shot basis, a stepper takes height measurements of the substrate surface inside the apparatus. As a result of this, it calculates a focus reference plane for each shot, and performs an exposure operation. Therefore, it can be said that defocus will not occur if exposure is to be performed for a photoresist on an ideal substrate which is free of any surface height variation. However, in actuality, a substrate having a photoresist provided thereon will have some variations in surface height. A surface height to be measured for each shot is supposed to be a representative value of the surface height for that shot; even if a stepper can correct for surface height variations between shots, it cannot correct for surface height variations within a shot. Therefore, if there are variations in surface height within a shot, defocus may occur partially within the shot. Out-of-focusness within a shot may cause a decrease in the resolution of the photoresist pattern.
As can be seen from
Next, by an electroplating technique, as shown in
Next, the photoresist pattern 30 is removed by a known method. Thereafter, the metal base film 28 in any region other than the regions in which the plating layer 31 is formed is removed by a known method (see
Through the above steps, the wafer for mounting substrates 1 as shown in
The wiring pattern 6 on the multilayer ceramic substrate 3 may be formed by a vacuum film deposition technique.
The multilayer ceramic substrate 3 can be obtained in a similar manner to the first embodiment. Therefore, description of the steps for producing the multilayer ceramic substrate 3 will be omitted herein. In the second embodiment, too, the multilayer ceramic substrate 3 is structured so that a plurality of electrodes (top face electrodes and bottom face electrode) are provided on the top face and the bottom face thereof, the top face electrodes and the bottom face electrodes being electrically connected by way of the internal electrodes. The multilayer ceramic substrate used herein includes regions such that an SFQR in a 20 mm×20 mm evaluation region is equal to or less than 2 μm, on the top face excluding 1 mm from its outer periphery. Hereinafter, a step of forming the wiring pattern 6 through photolithography will be described.
First, as the dielectric layer 5, a resin layer such as polyimide or an inorganic material layer or the like is formed on the top face of the multilayer ceramic substrate 3. Thereafter, throughholes 27 are formed in the dielectric layer 5. Next, a photoresist is applied on the dielectric layer 5 and over the throughholes 27. At this time, the thickness of the photoresist is adjusted so as to be thicker than the thickness of the wiring pattern to be formed. Next, the photoresist is subjected to exposure and development by using e.g. a stepper, thus removing unnecessary portions of the photoresist. Thus, as shown in
Then, as shown in
Next, the photoresist pattern 30 is removed by a known method (see
The bump electrodes 13 may have a multilayer structure composed of a plurality of metal layers. Herein, by using photolithography, electrode pads of an Ni/Au multilayer structure are formed at places of the wiring pattern 6 of the wafer for mounting substrates at which the bump electrodes 13 are to be formed. Before forming the electrode pads, a protection layer for the wiring pattern may be provided in regions other than the places where the bump electrodes 13 are to be formed. This protection layer is made of an electrically insulative material. Next, an Sn layer is formed on the electrode pads. As a result, bump electrodes are provided which can realize physical and electrical connection between the electrodes of a semiconductor chip(s) (e.g., Cu electrodes) and the wiring pattern 6. The Sn layer can be efficiently formed if the Sn layer has the same pattern as that of the mask used for forming the electrode pads. The method of forming the Sn layer is not limited to any particular methods, and an electroplating technique, a sputtering technique, or the like can be used, for example. It would be advantageous if the Sn layer has a thickness of about 15 μm, because a sufficient bonding strength with respect to the semiconductor chip(s) is obtained. From the standpoint of allowing Sn to deposit to a thickness of 15 μm, it would be useful to adopt an electroplating technique for the formation of the Sn layer.
Now, the material and production method for the green sheets to be used for forming the multilayer ceramic substrate will be described in outline. As the green sheet material, a ceramic material which accounts for the melting point(s) of the material(s) of the electrodes to be formed on the multilayer ceramic substrate are used. For example, a mixture containing any of various oxides of Al, Si, Sr, and Ti as a main component and at least one or more of various oxides of Bi, Na, K, and Co and at least one or more of various oxides of Cu, Mn, and Ag as sub-components, as well as other inevitable impurities, is calcined at 700° C. to 850° C.; and this is pulverized to obtain fine-pulverized particles with an average particle size of 0.6 to 2 μm. A slurry obtained by adding to these resultant fine-pulverized particles various additives such as an organic binder, a plasticizer, and/or a solvent is shaped into a sheet form by a doctor blade technique or the like, whereby a green sheet is obtained. When a ceramic material of low contraction is used, changes in dimensions and shape during firing, etc., can be suppressed. Use of a ceramic material which is capable of forming a sintered body having a coefficient of thermal expansion close to that of Si would be advantageous because it can reduce difference in thermal expansion between the semiconductor chip(s) and the ceramic chip substrate. By reducing the difference in thermal expansion between the semiconductor chip(s) and the ceramic chip substrate, influences of warpage, etc., as caused by difference in thermal expansion due to a heat treatment during the mounting of a semiconductor chip, can be suppressed.
As will be clear from the foregoing description, according to the present disclosure, internal electrodes and/or a circuit pattern for internal wiring can be easily formed in a process of producing a multilayer ceramic substrate. Therefore, by using a ceramic material which can realize a high dielectric constant in forming a green sheet, for example, circuitry with an internalized capacitor function can be created in the interior of the multilayer ceramic substrate. Moreover, for example, a material having varistor characteristics may be used as the ceramic material. This will allow the circuitry which is formed in the interior of the multilayer ceramic substrate to have a function of overcurrent prevention. Furthermore, by using a material with high thermal conductivity, the heat which has occurred in a semiconductor chip and the like can be dissipated to the multilayer ceramic substrate.
By using a similar method to the production method described in the first embodiment, a wafer for mounting substrates, having a diameter of 150 mm, was produced. The planarization process for the sintered ceramic body was performed while the surface to be processed, i.e., of the top-face ceramic layer or the bottom-face ceramic layer, was placed directly on a faceplate for polishing, so that the substrate would not be deformed. Utilizing the surface to be processed (e.g., the top face) itself as a reference plane of polishing makes it possible to prevent the surface to be processed from being affected by substrate ruggednesses, foreign matter such as adhesive, or lodging of particles originating from the polishing step; thus, planarity of the surface to be processed after processing is improved. The resultant multilayer ceramic substrate was zoned into 20 mm×20 mm evaluation regions to measure SFQR; the results are shown in Table 1.
The resultant multilayer ceramic substrate attained an SFQR being equal to or less than 2 μm in 100% of the plurality of evaluation regions, and an SFQR of 1 μm or less in 97%. The chip area size in each wafer for mounting substrates was 15 mm×15 mm, and 60 chip areas were formed in one wafer. As a photoresist for forming a wiring pattern, a positive type photoresist THMR-iP5700 (viscosity: 0.025 Pa·s) manufactured by TOKYO OHKA KOGYO CO., LTD. was used. A spin coating technique (revolution: 3000 rpm) was used in applying the photoresist. The photoresist had a thickness of 2.3 μm. For exposure of the photoresist, an i-line stepper NSR-2205i12 manufactured by Nikon was used. The pitch of lines in a photomask for forming a photoresist pattern was 2 μm.
A wafer for mounting substrates was produced under the same conditions as in Example 1 except that, in the planarization process of the sintered ceramic body, one face (e.g., the bottom face) was immobilized on a flat face (e.g., a lapping machine) by applying load and the surface to be processed (e.g., the top face) was polished. Results of measuring SFQR by zoning the multilayer ceramic substrate into 20 mm×20 mm evaluation regions are shown in Table 1. The resultant multilayer ceramic substrate attained an SFQR being equal to or less than 2 μm in 78% of the plurality of evaluation regions, and an SFQR of 1 μm or less in 59%.
By using a similar method to that of Example 1, two wafers for mounting substrates were produced, and cutting and splitting was performed in accordance with the chip areas to obtain a plurality of cut pieces. Among the resultant cut pieces, those cut pieces in which SFQR of the ceramic chip substrate was equal to or less than 2 μm were extracted, and these were designated as mounting substrates of Example 3. In one of the wafers for mounting substrates, SFQR of the ceramic chip substrate was equal to or less than 2 μm in sixty of the 60 cut pieces which were cut out. In the other wafer for mounting substrates, SFQR of the ceramic chip substrate was equal to or less than 2 μm in fifty-four of the 60 cut pieces which were cut out. An wiring pattern was formed which had a line width of 0.5 to 1.5 μm, with a line interval of 0.5 to 1.5 μm.
Table 2 shows results of checking the wiring pattern on the mounting substrates of Example 3. As shown in Table 2, in all of the mounting substrate of Example 3, a minimum line width being equal to or less than 2 μm was attained. Moreover, the minimum line space was greater than 0 μm and equal to or less than 2 μm.
Among the cut pieces obtained by cutting and splitting the wafers for mounting substrates in accordance with chip areas, those cut pieces in which SFQR of the ceramic chip substrate was greater than 2 μm were extracted, and these were designated as mounting substrates of Comparative Example 1. Table 2 shows results of checking the wiring pattern on the mounting substrates of Comparative Example 1. In all of the mounting substrates of Comparative Example 1, it was at least the case that the minimum line width was greater than 2 μm or that the minimum line space was below 0 μm. In other words, wiring pattern failures had occurred.
According to a study by the inventors, as was described with reference to
A mounting substrate of Example 4 was produced in a similar manner to Example 1, except that exposure was performed without correcting inclination of the substrate by using a stepper (NSR-2205i12, manufactured by NIKON). In the resultant wafer for mounting substrates, it was confirmed that SBIR was equal to or less than 2 μm in at least 50% or more of the evaluation regions. Moreover, the minimum line space in the wiring pattern which was formed on the mounting substrate was greater than 0 μm and equal to or less than 2 μm, with a minimum line width which was equal to or less than 2 μm.
A mounting substrate of Example 5 was produced in a similar manner to Example 1, except that universal exposure was performed by using an aligner (MA-6, manufactured by SUSS) instead of a stepper. In the resultant wafer for mounting substrates, it was confirmed that GBIR was equal to or less than 2 μm. Moreover, the minimum line space in the wiring pattern which was formed on the mounting substrate was greater than 0 μm and equal to or less than 2 μm, with a minimum line width which was equal to or less than 2 μm.
According to embodiments in the present disclosure, a mounting substrate which facilitates mounting of semiconductor chips having a high degree of integration onto a main substrate or the like, and a wafer for mounting substrates, from which to produce the mounting substrate, are provided. Embodiments in the present disclosure are applicable to interposers which can be used in the fabrication of semiconductor packages, mobile appliance circuitry, and the like, for example.
Number | Date | Country | Kind |
---|---|---|---|
2013-174377 | Aug 2013 | JP | national |
Number | Date | Country | |
---|---|---|---|
Parent | 14913758 | Feb 2016 | US |
Child | 16452622 | US |