Claims
- 1. An electronic device mounting structure comprising:
- a plurality of substrates, each having a major surface, each of said substrates having a thermally conductive core;
- a dielectric material on a major surface of said conductive core;
- a major surface of one of said plurality of substrates facing a major surface of another of said plurality of substrates so that there are adjacent major surfaces each having said dielectric material;
- an electrical conductor pattern on each of said dielectric-coated adjacent major surfaces, at least one of said electrical conductor patterns being electrically connected to at least one of said conductive cores;
- a plurality of malleable connectors disposed between and spacing apart said adjacent major surfaces to form a thermal conduction path therebetween; and
- a part of said plurality of malleable connectors electrically connecting a part of said conductor patterns on said adjacent major surfaces.
- 2. The structure of claim 1, wherein said at least one core is electrically conductive.
- 3. The structure of claim 1, wherein said core is a material selected from one or more of Cu, Al, Cu-Invar-Cu, Mo and alloys thereof.
- 4. The structure of claim 1, wherein said conductive core has a thickness from about 0.1 to about 40 mils.
- 5. The structure of claim 1, further including an electronic device electrically mounted onto one of said plurality of said substrates.
- 6. The structure of claim 5, wherein said device is mounted in thermal contact to one of said plurality of said substrates.
- 7. The structure of claim 1, wherein at least one of said substrates has at least one electrically conductive via therein to provide electrical connection between said first and second major surface.
- 8. The structure of claim 1, wherein said dielectric material is a polymeric material.
- 9. The structure of claim 6, wherein said polymeric material is filled.
- 10. The structure of claim 8, wherein said dielectric material has a thickness of from about 0.1 mil to about 10 mils.
- 11. The structure of claim 8, wherein said polymeric material is selected from the group of a polyimide and a fluoropolymer.
- 12. The structure of claim 7, wherein said electrically conductive via is electrically insulated from said at least one core.
- 13. The structure of claim 12, wherein said electrically conducting via is formed from a through-hole in at least one of said substrates having an electrically insulating material disposed about the periphery of said through-hole and an electrically conductive material disposed thereover.
- 14. The structure of claim 7, wherein said electrically conductive via is electrically connected to said at least one core.
- 15. The structure of claim 14, wherein said electrically conducting via is formed from a through hole in said at least one of said plurality of said substrate, said through hole having an electrically conductive material disposed about the periphery thereof.
- 16. The structure of claim 1, wherein at least one of said plurality of connectors is electrically connected to said at least one core.
- 17. The structure of claim 1 wherein said conductor pattern of at least one of said plurality of said substrates is electrically connected to said core of said at least one of said plurality of said substrate through an opening in said dielectric material.
- 18. The structure of claim 1, wherein said plurality of connectors are selected from the group consisting of a solder mound, a mound of conductive epoxy and a mound of an elastomer having metal embedded therein.
- 19. The structure of claim 12, wherein said solder mound has a diameter from about 2 mil to about 20 mils.
- 20. The structure of claim 14 wherein said electrically insulating material about said through-hole is a polymeric material.
- 21. The structure of claim 1, wherein at least one of said substrates comprises:
- plurality of substrates, each having a major surface;
- each of said substrates having a conductive core, there being a dielectric material on a surface of said conductive core;
- a major surface of one of said plurality of substrates facing and adhering to a major surface of another of said plurality of substrates with a dielectric material therebetween;
- an electrical conductor pattern on at least one of said major surfaces electrically connected to at least one of said conductive cores.
- 22. The structure of claim 1, wherein said at least one conductor pattern is connected to said at least one core through an opening in said dielectric material around the periphery of a through-hole extending into said core.
- 23. The structure of claim 1, wherein said at least one conductor pattern is connected to said at least one core through an opening in said dielectric material on said major surface.
- 24. An electronic device mounting structure comprising:
- a plurality of substrates, each having a major surface, each of said substrates having an electrically and thermally conductive core;
- a dielectric material on a major surface of said conductive core;
- a major surface of one of said plurality of substrates facing a major surface of another of said plurality of substrates so that there are adjacent major surfaces forming a stack of substrates, said stack having two end major surfaces;
- an electrical conductor pattern on each of said adjacent major surfaces, at least one of said electrical conductor patterns being electrically connected to at least one of said conductive cores;
- a plurality of malleable solder mounds disposed between and spacing apart said adjacent surfaces and forming a thermal conduction path therebetween;
- a part of said plurality of malleable solder mounds electrically connecting a part of said conductor patterns on said adjacent major surfaces;
- an electronic device having a back face and an active face mounted on one of said major surfaces, said active face having contact locations thereon, said back face mounted in thermal contact to one of said end major surfaces of said structure; and
- conducting leads electrically connecting said contact locations of said active face of said electronic device to said conductor pattern on at least one of said end major surfaces.
Parent Case Info
This is a continuation of application Ser. No. 08/128,331, Now abandoned filed, Sep. 29, 1993 Which is a continuation of application Ser. No. 07/339,334,filed Apr. 17, 1989 now abandoned.
US Referenced Citations (17)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0028657 |
Nov 1980 |
EPX |
0570712 |
Dec 1975 |
CHX |
1136753 |
Dec 1968 |
GBX |
2137422 |
Oct 1984 |
GBX |
Continuations (2)
|
Number |
Date |
Country |
Parent |
128331 |
Sep 1993 |
|
Parent |
339334 |
Apr 1989 |
|