Claims
- 1. An integrated circuit chip interposer having a plurality of interposer layers comprised of:
- a di-electric layer;
- a first conductive plane on a top surface of said di-electric layer;
- a second conductive plane on a bottom surface of said di-electric layer;
- an adhesive layer coating each said conductive plane;
- a plurality of conductive vias through said di-electric layer;
- a conductive adhesive in each said via; and
- said plurality of interposer layers in a stack, said stack of interposer layers being bonded together by said conductive adhesive in each said via.
- 2. The integrated circuit chip interposer of claim 1 further comprising a cap at one end of said stack.
- 3. The integrated circuit chip interposer of claim 1 wherein said di-electric layer is a polyimide layer.
- 4. The integrated circuit chip interposer of claim 1 wherein said first and second conductive planes are copper.
- 5. The integrated circuit chip interposer of claim 1 wherein said first conductive plane is a signal distribution plane and said second conductive plane is a power of ground distribution plane.
- 6. The interposer of claim 1 wherein said adhesive layer is comprised of a first soluble thermoplastic material and said conductive adhesive is comprised of a second soluble thermoplastic material.
- 7. An integrated circuit chip package comprised of:
- an interposer having a plurality of interposer layers comprised of:
- a di-electric layer,
- a conductive plane on a top surface of said di-electric layer,
- a conductive plane on a bottom surface of said di-electric layer,
- each said conductive layer being coated by an adhesive coating,
- a plurality of conductive vias through said di-electric layer, and,
- a conductive adhesive paste in each said via,
- said plurality of layers in a stack, said stacked layers being bonded together by said conductive adhesive paste; and,
- a substrate, said interposer being mounted on said substrate.
- 8. The integrated circuit chip package of claim 7 further comprising a cap at one end of said interposer stack.
- 9. The integrated circuit chip package of claim 7 wherein said interposer's di-electric layer is a polyimide layer.
- 10. The integrated circuit chip package of claim 7 wherein said first and said second conductive planes are copper.
- 11. The integrated circuit chip interposer of claim 7 wherein said first conductive plane is a signal distribution plane and said second conductive plane is a power or ground distribution plane.
Parent Case Info
This is a request for filing a divisional application under 37 CFR 1.60, of prior application Ser. No. 07/953,427, filed on Sep. 29, 1992, abandoned.
US Referenced Citations (15)
Divisions (1)
|
Number |
Date |
Country |
Parent |
953427 |
Sep 1992 |
|