Claims
- 1. A method for fabricating a semiconductor memory module on a multi-layer printed circuit board comprising the steps of:
mounting a plurality of primary memory parts on said printed circuit board; testing said primary memory parts to determine Input/Output (I/O) line functionality; mounting pre-tested secondary memory parts whose operable I/O lines match failed I/O lines of said primary memory parts; positioning I/O line patching elements on said printed circuit board adjacent to said primary and secondary memory parts; matching read/write control signal lines for each respective I/O line of one of said primary memory parts with a like I/O line of an individually associated secondary memory part; patching any non-operable I/O line of a primary memory part by replacing it with a fully-operable I/O line of its associated backup memory part by selectively connecting and disconnecting patching elements corresponding to a functional I/O line of said secondary memory part and a non-functional I/O line of said primary memory part.
- 2. The method of claim 1, wherein said step of positioning comprises a step of forming on said PC board a multi-column essentially a two-dimensional ladder-like structure of isolated conductive pads for facilitating connection of working I/O line segments of said matched read/write control lines to enable a working I/O line of its associated backup memory part to replace a non-working I/O line of one of said primary memory parts.
- 3. The method of claim 1, wherein the step of patching comprises the step of selectively establishing an electrical connection between selected ones of the conductive pads of two of said isolated columns and electrically isolating said selective ones of said conductive pads from other conductive pads in a same column.
- 4. A semiconductor memory module fabricated in accordance with the method of claim 1 wherein said primary and secondary memory parts comprise at least one less than fully operational memory parts.
- 5. A semiconductor memory module fabricated in accordance with claim 3.
- 6. A method for fabricating a semiconductor memory module on a multi-layer printed circuit board comprising the steps of:
mounting a plurality of primary memory parts and secondary backup memory parts on said circuit board, positioning a lattice type I/O line bit patching network adjacent ones of said primary and said secondary memory parts, matching read/write control signal lines for each respective I/O line of one of said primary memory parts with a like I/O line of an individually associated secondary memory part, testing each primary and secondary memory part to identify any non-operable I/O lines, and patching any non-operable I/O line of a primary memory part by replacing it with a fully operable I/O line of its associated backup memory part by selectively coupling one of said matched read/write control signal lines to said adjacent bit patching network to form a fully operational memory module.
- 7. The method of claim 6, wherein said step of positioning comprises a step of forming on said PC board a multi-column essentially a two-dimensional ladder-like structure of isolated conductive pads for facilitating connection of working I/O line segments of said matched read/write control lines to enable a working I/O line of its associated backup memory part to replace a non-working I/O line of one of said primary memory parts.
- 8. The method of claim 6, wherein the step of patching comprises the step of selectively establishing an electrical connection between selected ones of the conductive pads of two of said isolated columns and electrically isolating said selective ones of said conductive pads from other conductive pads in a same column.
- 9. A semiconductor memory module fabricated in accordance with the method of claim 6, wherein said primary and secondary memory parts comprise at least one less than fully operational memory parts.
- 10. A semiconductor memory module fabricated in accordance with claim 8.
- 11. A semiconductor memory module including a plurality of primary memory parts and a plurality of secondary backup memory parts, at least one of said secondary backup memory parts having one or more defective I/O output line segments, said memory module comprising:
a multi-layer PC board for supporting said primary and secondary memory parts on at least one outer surface thereof, a plurality of I/O bit patching networks at least one of which networks is positioned adjacent each memory part, a first conductive pathway on said PC board for combining individual memory parts read/write control lines of each primary memory part with an associated backup memory part, a second conductive pathway on said PC board for connecting each said individual combined read/write control line to a predetermined conductive tab of a first of said bit patching networks adjacent to a pair of predetermined associated primary memory part and its associated backup secondary memory part, and a third conductive pathway for selectively establishing an electrical connection between said first and said second conductive pathways with said bit patching network to operatively replace a non-operable I/O line of a primary memory part with an operable I/O line of said associated backup secondary memory part.
- 12. The semiconductor memory module of claim 11, wherein said third conductive pathway comprises a solder dot connection.
- 13. The semiconductor memory module of claim 11, wherein said third conductive pathway comprises a wire jumper.
- 14. The semiconductor memory module of claim 11, wherein said first and said second conductive pathways comprise conductive leads formed on one surface of said PC board.
- 15. The semiconductor memory module of claim 11, wherein said plurality of bit patching networks comprise a plurality of individual ladder-like structures of conductive tabs arranged in a plurality of parallel columns and a plurality of conductive tabs arranged in a like parallel column intermediate said ladder-like structure.
- 16. The semiconductor memory module of claim 11, wherein said I/O bit patching network comprises a first columnar array of a plurality of individual conductive pads for connecting said I/O segments of a primary memory part, second and third columnar arrays of conductive paths parallel to and on either side of said first columnar array, said second and third array of conductive paths electrically connected to predetermined I/O segments of said primary memory module, and a plurality of conductive jumpers for connecting a pre-selected tab of said first array to predetermined ones of said conductive tabs of said second or third array of conductive paths to selectively connect one or more of said fully operable I/O data lines as outputs for said memory module.
- 17. The method of claim 1, wherein 4 and 8M×64 SDRAM DIMM said bit patching network comprises a total of 32 patching network elements for simultaneously accessing a 64 bit word.
- 18. The method of claim 1, wherein the patching network comprises a 4-to-1 patching network configuration.
- 19. The method of claim 1, wherein said patching network comprises a 2-to-1 patching network configuration.
- 20. The method of claim 6, wherein said patching network comprises an 8-to-1 patching network configuration.
RELATED APPLICATIONS
[0001] The present application claims the filing date of U.S. Provisional Patent No. 60/360,036, filed on Feb. 26, 2002, and references the related U.S. Patent Application Attorney Docket No. 65887-0007, entitled “Improved Methods and Apparatus for Fabricating Chip-on-Board Modules,” filed Feb. 20, 2003, both of which are herein incorporated by this reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60360036 |
Feb 2002 |
US |