Claims
- 1. A semiconductor integrated circuit comprising a first amplifier for a first frequency band and a second amplifier for a second frequency band into which reception signals are to be inputted, the second frequency band being different from the first frequency band, and a receiving mixer for the first frequency band and a receiving mixer for the second frequency band into which outputs from said first amplifier and from said second amplifier are to be respectively inputted, on one chip,wherein a circuit corresponding to one of said first and second amplifiers is provided at a location such that a distance from a pin end projecting to outside a package to a pad connected to said one of said first and second amplifiers is the shortest in comparison with distances from ends of other lead pins to pads corresponding thereto, wherein each of said first and second amplifiers has a bias circuit connected thereto, wherein each amplifier and corresponding bias circuit is provided with a ground pin, respectively, wherein each of said first and second amplifiers has a first terminal connected to said ground pin, a second terminal connected to an input pin and a third terminal connected to an output pin of that amplifier, and wherein the input pins and ground pins are disposed off of a single side of said one chip, said input pins are to be applied with signals of different frequencies from each other.
- 2. The semiconductor integrated circuit according to claim 1,wherein said first amplifier and said second amplifier include a bipolar transistor, respectively, and wherein a distance between a pad to which an emitter of said bipolar transistor of either said first amplifier or said second amplifier is connected and an end of a pin corresponding thereto is the shortest.
- 3. The semiconductor integrated circuit according to claim 1, wherein each of said first and second amplifiers includes a bipolar transistor having an emitter connected to the ground pin, a base connected to the input pin, and a collector connected to the output pin of that amplifier.
- 4. The semiconductor integrated circuit according to claim 1, wherein ground pins of said amplifiers are disposed so as not to be adjacent to each other.
- 5. The semiconductor integrated circuit according to claim 4, wherein each of said first and second amplifiers includes a bipolar transistor having an emitter connected to the ground pin, a base connected to the input pin, and a collector connected to the output pin of that amplifier.
- 6. The semiconductor integrated circuit according to claim 1, wherein said ground pin of each of said amplifiers is provided between said input pin and said output pin.
- 7. The semiconductor integrated circuit according to claim 6, wherein each of said first and second amplifiers includes a bipolar transistor having an emitter connected to the ground pin, a base connected to the input pin, and a collector connected to the output pin of that amplifier.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-107545 |
Apr 1999 |
JP |
|
Parent Case Info
This application is a continuation of U.S. application Ser. No. 09/547,915, filed Apr. 11, 2000, now U.S. Pat. No. 6,407,449, and the entire disclosure of which is hereby incorporated by reference.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
3974450 |
Cunningham, Jr. |
Aug 1976 |
A |
4851796 |
Hendriks |
Jul 1989 |
A |
5880601 |
Kanazawa et al. |
Mar 1999 |
A |
5903827 |
Kennan et al. |
May 1999 |
A |
Non-Patent Literature Citations (2)
Entry |
“Dual-Band High-Linearity Variable-Gain Low-Noise Amplifiers for Wireless Applications”, by Keng Leong Fong, ISSCC 1999, pp. 224-225, p. 463. |
“A Single-Chip CMOS Transceiver for DCS-1800 Wireless Communications”, by Michiel Steyaert, et al., ISSCC 1998, pp. 48-49, p. 411. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/547915 |
Apr 2000 |
US |
Child |
10/083547 |
|
US |