This application claims the benefit of Korean Patent Application No. 10-2012-0057466, filed on May 30, 2012, in the Korean Intellectual Property Office, the disclosure of which is incorporated herein in its entirety by reference.
1. Field of the Invention
Aspects of the present invention relate to a semiconductor package, and more particularly, to a printed circuit board (PCB) for a semiconductor package which is used as a base frame of the semiconductor package.
2. Description of the Related Art
Electronic devices that use alternating current (AC) electric energy generate noise by electromagnetic waves to some extent. Such noise appears in the form of radiation of electromagnetic waves through space or in the form of conduction through wires, such as power lines, and thus, interrupts a stable operation of electronic devices.
Semiconductor packages that have a three-dimensional structure, such as a multi-chip package (MCP), a system in package (SIP), or a package on package (POP) and operate at a high speed have emerged. In these semiconductor packages, such as MCP, SIP, and POP, as an operating speed becomes faster or as a distance between adjacent semiconductor devices of a semiconductor package decreases, noise by electromagnetic interference (EMI) occurs more often in proportion thereto. In this regard, a printed circuit board (PCB), which is used as a base frame of a semiconductor package, has a compact printed circuit pattern into which the noise by EMI is transmitted, and thus, the PCB serves as a noise source by EMI.
Aspects of the present invention provide a printed circuit board (PCB) for a semiconductor package to which a high-frequency power is applied, which is capable of reducing noise by electromagnetic interference (EMI).
According to an aspect of the present invention, there is provided a printed circuit board for a semiconductor package, the printed circuit board including: an upper circuit layer in which a first circuit pattern is formed; an intermediate circuit layer that is disposed below the upper circuit layer and has a second circuit pattern formed therein; a lower circuit layer that is disposed below the intermediate circuit layer and has a third circuit pattern formed therein; an insulating layer disposed between the first and second circuit patterns and between the second and third circuit patterns; vias that vertically connect the first, second and third circuit patterns; and electromagnetic interference (EMI) blocking vias that are arranged along edge portions of the first, second and third circuit patterns and are connected to a ground layer.
According to an experimental example of the present inventive concept, the EMI blocking vias penetrate the upper circuit layer, the intermediate circuit layer, and the lower circuit layer, and the EMI blocking vias have a closed curve shape, viewed from planes of the upper and lower circuit layers.
According to an experimental example of the present inventive concept, the printed circuit board includes at least two of the intermediate circuit layers, and at least two of the intermediate circuit layers include a ground layer and a power layer.
The EMI blocking vias are arranged so as to surround a power terminal in the first, second and third circuit patterns, and the width of the EMI blocking vias is larger than a width of the vias.
The above and other features and advantages of the present invention will become more apparent by describing in detail exemplary embodiments thereof with reference to the attached drawings in which:
Reference will now be made in detail to example embodiments, examples of which are illustrated in the accompanying drawings. However, example embodiments are not limited to the embodiments illustrated hereinafter, and various changes in form and details may be made herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. In addition, the size of each element in the drawings can be exaggerated for convenience of explanation.
It will be understood that when an element is referred to as being “on” another element or “connected” to another element, it can be directly on the other element or directly connected to the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or “directly connected to” another element, there are no intervening elements present. The same may be applied to the terms used to explain a relationship between elements, for example, “between” and “directly between.”
Although terms, such as ‘first’ and ‘second’, can be used to describe various elements, the elements cannot be limited by the terms. The terms can be used to classify a certain element from another element. For example, a first element can be named a second element without leaving from the right scope of the inventive concept, and likely the second element can be named the first element.
An expression in the singular includes an expression in the plural unless they are clearly different from each other in a context. In the application, it should be understood that terms, such as ‘include’ and ‘have’, are used to indicate the existence of implemented feature, number, step, operation, element, part, or a combination of them without excluding in advance the possibility of existence or addition of one or more other features, numbers, steps, operations, elements, parts, or combinations of them.
All terms used herein including technical or scientific terms have the same meaning as those generally understood by those of ordinary skill in the art unless they are defined differently. It should be understood that terms generally used, which are defined in a dictionary, have the same meaning as in a context of related technology, and the terms are not understood as ideal or excessively formal meaning unless they are clearly defined in the application.
Hereinafter, exemplary embodiments of the present invention will be described in detail with reference to the accompanying drawings. Throughout the drawings, like reference numerals refer to like elements.
Referring to
A plurality of vias 118 and 126 that vertically connect printed circuit patterns (not shown) with each other are formed in an edge portion of the upper circuit layer 120. The vias 118 and 126 may include input/output signal terminals, a power terminal, and a ground terminal. The vias 118 and 126 may be connected to each other in the PCB 100 via the bond fingers 128 and the printed circuit patterns. In the present embodiment, the vias 118 and 126 are disposed in the edge portion of the upper circuit layer 120.
However, the vias 118 and 126 may be disposed at various locations, according to user convenience. A printed circuit pattern arranged in the upper circuit layer 120 of the PCB 100, including the chip mount area 122, the bond fingers 128, and the vias 118 and 126, is defined as a first circuit pattern.
When a semiconductor chip that is mounted on the chip mount area 122 operates at a high operating frequency, noise by electromagnetic interference (EMI) may occur. In particular, when the vias 118 and 126 are vertically formed in the PCB 100 so as to connect multi-layered interconnection layers to one another, the noise by EMI is coupled with resonance generated in circuit patterns of the PCB 100 having multiple layers.
Thus, a resonance mode is generated in the PCB 100, which results in the occurrence of EMI, and EMI is transmitted to the outermost portion of the PCB 100 in the form of a surface wave. When a semiconductor device operates at a high speed, the occurrence of noise by EMI, in the edge portion of the PCB 100, needs to be prevented.
To prevent the occurrence of noise by EMI, in the present embodiment, EMI blocking vias 130 that are connected to a ground plane are disposed in an edge portion of the first circuit pattern of the upper circuit layer 120, including the chip mount area 122, the bond fingers 128, and the vias 118 and 126.
The EMI blocking vias 130 may be formed so as to penetrate the upper circuit layer 120, intermediate circuit layers 132 and 134 (see
Referring to
The vias 118 and 126 may be organically connected to the vias 118 and 126 of the upper circuit layer 120. The vias 118 and 126 may include input/output signal terminals, the power terminal, and a ground terminal. The vias 118 and 126 may be connected to each other in the PCB 100 through the solder ball pads 112 and the printed circuit patterns.
In the present embodiment, the vias 118 and 126 are disposed in the edge portion of the lower circuit layer 110. In some embodiments, however, the vias 118 and 126 may be disposed at various locations, according to user convenience. A printed circuit pattern arranged in the lower circuit layer 110 of the PCB 100, including the solder ball pads 112 and the vias 118 and 126, is defined as a third circuit pattern.
In the lower circuit layer 110 of the PCB 100, the EMI blocking vias 130, which have been described above with reference to
Referring to
The intermediate circuit layers 132 and 134 may include a power layer 132 and a ground layer 134. In an embodiment, the intermediate circuit layers 132 and 134 may consist of at least two metal layers. The EMI blocking vias 130 may be formed so as to penetrate the upper circuit layer 120, the intermediate circuit layers 132 and 134, and the lower circuit layer 110. In this regard, a width W1 of the EMI blocking vias 130 is formed larger than a width W2 of the vias 118 and 126. Therefore, the noise by EMI may be effectively blocked.
As illustrated in
For example, the semiconductor package manufactured using the PCB 100 illustrated in
The user interface 1240 may be used to input or output data to or from the electronic system. The memory 1220 may store code for operating the processor 1210, data that is processed by the processor 1210, or externally input data. The electronic system illustrated in
As described above, according to the one or more embodiments of the present invention, first, EMI blocking vias are inserted into a PCB for a semiconductor package which has a multi-layered structure along an edge portion of the PCB, whereby a noise that is radiated from the edge portion of the PCB may be prevented. Second, the noise by EMI may be prevented by modifying a structure of the PCB by a simple design change, and thus, such a method may reduce a manufacturing time and manufacturing costs, as compared to other typical methods, a method of using a metal cap or a method of changing a circuit design. Third, the EMI blocking vias are formed in edge portions of printed circuit patterns, and thus, are advantageous in terms of space utilization. In addition to blocking effects of the EMI blocking vias, the EMI blocking vias are effective to enhance ground in the PCB. Therefore, the semiconductor package may have stable signal characteristics.
While the present invention has been particularly shown and described with reference to exemplary embodiments thereof, it will be understood by those of ordinary skill in the art that various changes in form and details may be made therein without departing from the spirit and scope of the present invention as defined by the following claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2012-0057466 | May 2012 | KR | national |